]> git.gir.st - tmk_keyboard.git/blob - tmk_core/tool/mbed/mbed-sdk/libraries/mbed/targets/cmsis/TARGET_STM/TARGET_STM32F4/TARGET_NUCLEO_F401RE/TOOLCHAIN_ARM_STD/startup_stm32f401xe.s
remove experimental return, cleanup slash_question key
[tmk_keyboard.git] / tmk_core / tool / mbed / mbed-sdk / libraries / mbed / targets / cmsis / TARGET_STM / TARGET_STM32F4 / TARGET_NUCLEO_F401RE / TOOLCHAIN_ARM_STD / startup_stm32f401xe.s
1 ;******************** (C) COPYRIGHT 2014 STMicroelectronics ********************
2 ;* File Name : startup_stm32f401xe.s
3 ;* Author : MCD Application Team
4 ;* Version : V2.1.0
5 ;* Date : 19-June-2014
6 ;* Description : STM32F401xe devices vector table for MDK-ARM_STD toolchain.
7 ;* This module performs:
8 ;* - Set the initial SP
9 ;* - Set the initial PC == Reset_Handler
10 ;* - Set the vector table entries with the exceptions ISR address
11 ;* - Branches to __main in the C library (which eventually
12 ;* calls main()).
13 ;* After Reset the CortexM4 processor is in Thread mode,
14 ;* priority is Privileged, and the Stack is set to Main.
15 ;* <<< Use Configuration Wizard in Context Menu >>>
16 ;*******************************************************************************
17 ;
18 ;* Redistribution and use in source and binary forms, with or without modification,
19 ;* are permitted provided that the following conditions are met:
20 ;* 1. Redistributions of source code must retain the above copyright notice,
21 ;* this list of conditions and the following disclaimer.
22 ;* 2. Redistributions in binary form must reproduce the above copyright notice,
23 ;* this list of conditions and the following disclaimer in the documentation
24 ;* and/or other materials provided with the distribution.
25 ;* 3. Neither the name of STMicroelectronics nor the names of its contributors
26 ;* may be used to endorse or promote products derived from this software
27 ;* without specific prior written permission.
28 ;*
29 ;* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
30 ;* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
31 ;* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
32 ;* DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
33 ;* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
34 ;* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
35 ;* SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
36 ;* CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
37 ;* OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38 ;* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 ;
40 ;*******************************************************************************
41
42
43 __initial_sp EQU 0x20018000 ; Top of RAM
44
45 PRESERVE8
46 THUMB
47
48
49 ; Vector Table Mapped to Address 0 at Reset
50 AREA RESET, DATA, READONLY
51 EXPORT __Vectors
52 EXPORT __Vectors_End
53 EXPORT __Vectors_Size
54
55 __Vectors DCD __initial_sp ; Top of Stack
56 DCD Reset_Handler ; Reset Handler
57 DCD NMI_Handler ; NMI Handler
58 DCD HardFault_Handler ; Hard Fault Handler
59 DCD MemManage_Handler ; MPU Fault Handler
60 DCD BusFault_Handler ; Bus Fault Handler
61 DCD UsageFault_Handler ; Usage Fault Handler
62 DCD 0 ; Reserved
63 DCD 0 ; Reserved
64 DCD 0 ; Reserved
65 DCD 0 ; Reserved
66 DCD SVC_Handler ; SVCall Handler
67 DCD DebugMon_Handler ; Debug Monitor Handler
68 DCD 0 ; Reserved
69 DCD PendSV_Handler ; PendSV Handler
70 DCD SysTick_Handler ; SysTick Handler
71
72 ; External Interrupts
73 DCD WWDG_IRQHandler ; Window WatchDog
74 DCD PVD_IRQHandler ; PVD through EXTI Line detection
75 DCD TAMP_STAMP_IRQHandler ; Tamper and TimeStamps through the EXTI line
76 DCD RTC_WKUP_IRQHandler ; RTC Wakeup through the EXTI line
77 DCD FLASH_IRQHandler ; FLASH
78 DCD RCC_IRQHandler ; RCC
79 DCD EXTI0_IRQHandler ; EXTI Line0
80 DCD EXTI1_IRQHandler ; EXTI Line1
81 DCD EXTI2_IRQHandler ; EXTI Line2
82 DCD EXTI3_IRQHandler ; EXTI Line3
83 DCD EXTI4_IRQHandler ; EXTI Line4
84 DCD DMA1_Stream0_IRQHandler ; DMA1 Stream 0
85 DCD DMA1_Stream1_IRQHandler ; DMA1 Stream 1
86 DCD DMA1_Stream2_IRQHandler ; DMA1 Stream 2
87 DCD DMA1_Stream3_IRQHandler ; DMA1 Stream 3
88 DCD DMA1_Stream4_IRQHandler ; DMA1 Stream 4
89 DCD DMA1_Stream5_IRQHandler ; DMA1 Stream 5
90 DCD DMA1_Stream6_IRQHandler ; DMA1 Stream 6
91 DCD ADC_IRQHandler ; ADC1, ADC2 and ADC3s
92 DCD 0 ; Reserved
93 DCD 0 ; Reserved
94 DCD 0 ; Reserved
95 DCD 0 ; Reserved
96 DCD EXTI9_5_IRQHandler ; External Line[9:5]s
97 DCD TIM1_BRK_TIM9_IRQHandler ; TIM1 Break and TIM9
98 DCD TIM1_UP_TIM10_IRQHandler ; TIM1 Update and TIM10
99 DCD TIM1_TRG_COM_TIM11_IRQHandler ; TIM1 Trigger and Commutation and TIM11
100 DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare
101 DCD TIM2_IRQHandler ; TIM2
102 DCD TIM3_IRQHandler ; TIM3
103 DCD TIM4_IRQHandler ; TIM4
104 DCD I2C1_EV_IRQHandler ; I2C1 Event
105 DCD I2C1_ER_IRQHandler ; I2C1 Error
106 DCD I2C2_EV_IRQHandler ; I2C2 Event
107 DCD I2C2_ER_IRQHandler ; I2C2 Error
108 DCD SPI1_IRQHandler ; SPI1
109 DCD SPI2_IRQHandler ; SPI2
110 DCD USART1_IRQHandler ; USART1
111 DCD USART2_IRQHandler ; USART2
112 DCD 0 ; Reserved
113 DCD EXTI15_10_IRQHandler ; External Line[15:10]s
114 DCD RTC_Alarm_IRQHandler ; RTC Alarm (A and B) through EXTI Line
115 DCD OTG_FS_WKUP_IRQHandler ; USB OTG FS Wakeup through EXTI line
116 DCD 0 ; Reserved
117 DCD 0 ; Reserved
118 DCD 0 ; Reserved
119 DCD 0 ; Reserved
120 DCD DMA1_Stream7_IRQHandler ; DMA1 Stream7
121 DCD 0 ; Reserved
122 DCD SDIO_IRQHandler ; SDIO
123 DCD TIM5_IRQHandler ; TIM5
124 DCD SPI3_IRQHandler ; SPI3
125 DCD 0 ; Reserved
126 DCD 0 ; Reserved
127 DCD 0 ; Reserved
128 DCD 0 ; Reserved
129 DCD DMA2_Stream0_IRQHandler ; DMA2 Stream 0
130 DCD DMA2_Stream1_IRQHandler ; DMA2 Stream 1
131 DCD DMA2_Stream2_IRQHandler ; DMA2 Stream 2
132 DCD DMA2_Stream3_IRQHandler ; DMA2 Stream 3
133 DCD DMA2_Stream4_IRQHandler ; DMA2 Stream 4
134 DCD 0 ; Reserved
135 DCD 0 ; Reserved
136 DCD 0 ; Reserved
137 DCD 0 ; Reserved
138 DCD 0 ; Reserved
139 DCD 0 ; Reserved
140 DCD OTG_FS_IRQHandler ; USB OTG FS
141 DCD DMA2_Stream5_IRQHandler ; DMA2 Stream 5
142 DCD DMA2_Stream6_IRQHandler ; DMA2 Stream 6
143 DCD DMA2_Stream7_IRQHandler ; DMA2 Stream 7
144 DCD USART6_IRQHandler ; USART6
145 DCD I2C3_EV_IRQHandler ; I2C3 event
146 DCD I2C3_ER_IRQHandler ; I2C3 error
147 DCD 0 ; Reserved
148 DCD 0 ; Reserved
149 DCD 0 ; Reserved
150 DCD 0 ; Reserved
151 DCD 0 ; Reserved
152 DCD 0 ; Reserved
153 DCD 0 ; Reserved
154 DCD FPU_IRQHandler ; FPU
155 DCD 0 ; Reserved
156 DCD 0 ; Reserved
157 DCD SPI4_IRQHandler ; SPI4
158
159 __Vectors_End
160
161 __Vectors_Size EQU __Vectors_End - __Vectors
162
163 AREA |.text|, CODE, READONLY
164
165 ; Reset handler
166 Reset_Handler PROC
167 EXPORT Reset_Handler [WEAK]
168 IMPORT SystemInit
169 IMPORT __main
170
171 LDR R0, =SystemInit
172 BLX R0
173 LDR R0, =__main
174 BX R0
175 ENDP
176
177 ; Dummy Exception Handlers (infinite loops which can be modified)
178
179 NMI_Handler PROC
180 EXPORT NMI_Handler [WEAK]
181 B .
182 ENDP
183 HardFault_Handler\
184 PROC
185 EXPORT HardFault_Handler [WEAK]
186 B .
187 ENDP
188 MemManage_Handler\
189 PROC
190 EXPORT MemManage_Handler [WEAK]
191 B .
192 ENDP
193 BusFault_Handler\
194 PROC
195 EXPORT BusFault_Handler [WEAK]
196 B .
197 ENDP
198 UsageFault_Handler\
199 PROC
200 EXPORT UsageFault_Handler [WEAK]
201 B .
202 ENDP
203 SVC_Handler PROC
204 EXPORT SVC_Handler [WEAK]
205 B .
206 ENDP
207 DebugMon_Handler\
208 PROC
209 EXPORT DebugMon_Handler [WEAK]
210 B .
211 ENDP
212 PendSV_Handler PROC
213 EXPORT PendSV_Handler [WEAK]
214 B .
215 ENDP
216 SysTick_Handler PROC
217 EXPORT SysTick_Handler [WEAK]
218 B .
219 ENDP
220
221 Default_Handler PROC
222
223 EXPORT WWDG_IRQHandler [WEAK]
224 EXPORT PVD_IRQHandler [WEAK]
225 EXPORT TAMP_STAMP_IRQHandler [WEAK]
226 EXPORT RTC_WKUP_IRQHandler [WEAK]
227 EXPORT FLASH_IRQHandler [WEAK]
228 EXPORT RCC_IRQHandler [WEAK]
229 EXPORT EXTI0_IRQHandler [WEAK]
230 EXPORT EXTI1_IRQHandler [WEAK]
231 EXPORT EXTI2_IRQHandler [WEAK]
232 EXPORT EXTI3_IRQHandler [WEAK]
233 EXPORT EXTI4_IRQHandler [WEAK]
234 EXPORT DMA1_Stream0_IRQHandler [WEAK]
235 EXPORT DMA1_Stream1_IRQHandler [WEAK]
236 EXPORT DMA1_Stream2_IRQHandler [WEAK]
237 EXPORT DMA1_Stream3_IRQHandler [WEAK]
238 EXPORT DMA1_Stream4_IRQHandler [WEAK]
239 EXPORT DMA1_Stream5_IRQHandler [WEAK]
240 EXPORT DMA1_Stream6_IRQHandler [WEAK]
241 EXPORT ADC_IRQHandler [WEAK]
242 EXPORT EXTI9_5_IRQHandler [WEAK]
243 EXPORT TIM1_BRK_TIM9_IRQHandler [WEAK]
244 EXPORT TIM1_UP_TIM10_IRQHandler [WEAK]
245 EXPORT TIM1_TRG_COM_TIM11_IRQHandler [WEAK]
246 EXPORT TIM1_CC_IRQHandler [WEAK]
247 EXPORT TIM2_IRQHandler [WEAK]
248 EXPORT TIM3_IRQHandler [WEAK]
249 EXPORT TIM4_IRQHandler [WEAK]
250 EXPORT I2C1_EV_IRQHandler [WEAK]
251 EXPORT I2C1_ER_IRQHandler [WEAK]
252 EXPORT I2C2_EV_IRQHandler [WEAK]
253 EXPORT I2C2_ER_IRQHandler [WEAK]
254 EXPORT SPI1_IRQHandler [WEAK]
255 EXPORT SPI2_IRQHandler [WEAK]
256 EXPORT USART1_IRQHandler [WEAK]
257 EXPORT USART2_IRQHandler [WEAK]
258 EXPORT EXTI15_10_IRQHandler [WEAK]
259 EXPORT RTC_Alarm_IRQHandler [WEAK]
260 EXPORT OTG_FS_WKUP_IRQHandler [WEAK]
261 EXPORT DMA1_Stream7_IRQHandler [WEAK]
262 EXPORT SDIO_IRQHandler [WEAK]
263 EXPORT TIM5_IRQHandler [WEAK]
264 EXPORT SPI3_IRQHandler [WEAK]
265 EXPORT DMA2_Stream0_IRQHandler [WEAK]
266 EXPORT DMA2_Stream1_IRQHandler [WEAK]
267 EXPORT DMA2_Stream2_IRQHandler [WEAK]
268 EXPORT DMA2_Stream3_IRQHandler [WEAK]
269 EXPORT DMA2_Stream4_IRQHandler [WEAK]
270 EXPORT OTG_FS_IRQHandler [WEAK]
271 EXPORT DMA2_Stream5_IRQHandler [WEAK]
272 EXPORT DMA2_Stream6_IRQHandler [WEAK]
273 EXPORT DMA2_Stream7_IRQHandler [WEAK]
274 EXPORT USART6_IRQHandler [WEAK]
275 EXPORT I2C3_EV_IRQHandler [WEAK]
276 EXPORT I2C3_ER_IRQHandler [WEAK]
277 EXPORT FPU_IRQHandler [WEAK]
278 EXPORT SPI4_IRQHandler [WEAK]
279
280 WWDG_IRQHandler
281 PVD_IRQHandler
282 TAMP_STAMP_IRQHandler
283 RTC_WKUP_IRQHandler
284 FLASH_IRQHandler
285 RCC_IRQHandler
286 EXTI0_IRQHandler
287 EXTI1_IRQHandler
288 EXTI2_IRQHandler
289 EXTI3_IRQHandler
290 EXTI4_IRQHandler
291 DMA1_Stream0_IRQHandler
292 DMA1_Stream1_IRQHandler
293 DMA1_Stream2_IRQHandler
294 DMA1_Stream3_IRQHandler
295 DMA1_Stream4_IRQHandler
296 DMA1_Stream5_IRQHandler
297 DMA1_Stream6_IRQHandler
298 ADC_IRQHandler
299 EXTI9_5_IRQHandler
300 TIM1_BRK_TIM9_IRQHandler
301 TIM1_UP_TIM10_IRQHandler
302 TIM1_TRG_COM_TIM11_IRQHandler
303 TIM1_CC_IRQHandler
304 TIM2_IRQHandler
305 TIM3_IRQHandler
306 TIM4_IRQHandler
307 I2C1_EV_IRQHandler
308 I2C1_ER_IRQHandler
309 I2C2_EV_IRQHandler
310 I2C2_ER_IRQHandler
311 SPI1_IRQHandler
312 SPI2_IRQHandler
313 USART1_IRQHandler
314 USART2_IRQHandler
315 EXTI15_10_IRQHandler
316 RTC_Alarm_IRQHandler
317 OTG_FS_WKUP_IRQHandler
318 DMA1_Stream7_IRQHandler
319 SDIO_IRQHandler
320 TIM5_IRQHandler
321 SPI3_IRQHandler
322 DMA2_Stream0_IRQHandler
323 DMA2_Stream1_IRQHandler
324 DMA2_Stream2_IRQHandler
325 DMA2_Stream3_IRQHandler
326 DMA2_Stream4_IRQHandler
327 OTG_FS_IRQHandler
328 DMA2_Stream5_IRQHandler
329 DMA2_Stream6_IRQHandler
330 DMA2_Stream7_IRQHandler
331 USART6_IRQHandler
332 I2C3_EV_IRQHandler
333 I2C3_ER_IRQHandler
334 FPU_IRQHandler
335 SPI4_IRQHandler
336
337 B .
338
339 ENDP
340
341 ALIGN
342 END
Imprint / Impressum