]> git.gir.st - tmk_keyboard.git/blob - tmk_core/tool/mbed/mbed-sdk/libraries/mbed/targets/cmsis/TARGET_STM/TARGET_STM32F0/TARGET_NUCLEO_F091RC/stm32f091xc.h
Merge commit '1fe4406f374291ab2e86e95a97341fd9c475fcb8'
[tmk_keyboard.git] / tmk_core / tool / mbed / mbed-sdk / libraries / mbed / targets / cmsis / TARGET_STM / TARGET_STM32F0 / TARGET_NUCLEO_F091RC / stm32f091xc.h
1 /**
2 ******************************************************************************
3 * @file stm32f091xc.h
4 * @author MCD Application Team
5 * @version V2.2.0
6 * @date 05-December-2014
7 * @brief CMSIS STM32F091xC devices Peripheral Access Layer Header File.
8 *
9 * This file contains:
10 * - Data structures and the address mapping for all peripherals
11 * - Peripheral's registers declarations and bits definition
12 * - Macros to access peripheral\92s registers hardware
13 *
14 ******************************************************************************
15 * @attention
16 *
17 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
18 *
19 * Redistribution and use in source and binary forms, with or without modification,
20 * are permitted provided that the following conditions are met:
21 * 1. Redistributions of source code must retain the above copyright notice,
22 * this list of conditions and the following disclaimer.
23 * 2. Redistributions in binary form must reproduce the above copyright notice,
24 * this list of conditions and the following disclaimer in the documentation
25 * and/or other materials provided with the distribution.
26 * 3. Neither the name of STMicroelectronics nor the names of its contributors
27 * may be used to endorse or promote products derived from this software
28 * without specific prior written permission.
29 *
30 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
31 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
33 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
36 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
37 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
38 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
40 *
41 ******************************************************************************
42 */
43
44 /** @addtogroup CMSIS_Device
45 * @{
46 */
47
48 /** @addtogroup stm32f091xc
49 * @{
50 */
51
52 #ifndef __STM32F091xC_H
53 #define __STM32F091xC_H
54
55 #ifdef __cplusplus
56 extern "C" {
57 #endif /* __cplusplus */
58
59 /** @addtogroup Configuration_section_for_CMSIS
60 * @{
61 */
62
63 /**
64 * @brief Configuration of the Cortex-M0 Processor and Core Peripherals
65 */
66 #define __CM0_REV 0 /*!< Core Revision r0p0 */
67 #define __MPU_PRESENT 0 /*!< STM32F0xx do not provide MPU */
68 #define __NVIC_PRIO_BITS 2 /*!< STM32F0xx uses 2 Bits for the Priority Levels */
69 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
70
71 /**
72 * @}
73 */
74
75 /** @addtogroup Peripheral_interrupt_number_definition
76 * @{
77 */
78
79 /**
80 * @brief STM32F091xC device Interrupt Number Definition
81 */
82 typedef enum
83 {
84 /****** Cortex-M0 Processor Exceptions Numbers **************************************************************/
85 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
86 HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */
87 SVC_IRQn = -5, /*!< 11 Cortex-M0 SV Call Interrupt */
88 PendSV_IRQn = -2, /*!< 14 Cortex-M0 Pend SV Interrupt */
89 SysTick_IRQn = -1, /*!< 15 Cortex-M0 System Tick Interrupt */
90
91 /****** STM32F091xC specific Interrupt Numbers **************************************************/
92 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
93 PVD_VDDIO2_IRQn = 1, /*!< PVD & VDDIO2 Interrupts through EXTI Lines 16 and 31 */
94 RTC_IRQn = 2, /*!< RTC Interrupt through EXTI Lines 17, 19 and 20 */
95 FLASH_IRQn = 3, /*!< FLASH global Interrupt */
96 RCC_CRS_IRQn = 4, /*!< RCC & CRS global Interrupts */
97 EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupts */
98 EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
99 EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
100 TSC_IRQn = 8, /*!< Touch Sensing Controller Interrupts */
101 DMA1_Ch1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
102 DMA1_Ch2_3_DMA2_Ch1_2_IRQn = 10, /*!< DMA1 Channel 2 and 3 & DMA2 Channel 1 and 2 Interrupts */
103 DMA1_Ch4_7_DMA2_Ch3_5_IRQn = 11, /*!< DMA1 Channel 4 to 7 & DMA2 Channel 3 to 5 Interrupts */
104 ADC1_COMP_IRQn = 12, /*!< ADC, COMP1 and COMP2 Interrupts (EXTI Lines 21 and 22) */
105 TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupts */
106 TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */
107 TIM2_IRQn = 15, /*!< TIM2 global Interrupt */
108 TIM3_IRQn = 16, /*!< TIM3 global Interrupt */
109 TIM6_DAC_IRQn = 17, /*!< TIM6 global and DAC channel underrun error Interrupts */
110 TIM7_IRQn = 18, /*!< TIM7 global Interrupt */
111 TIM14_IRQn = 19, /*!< TIM14 global Interrupt */
112 TIM15_IRQn = 20, /*!< TIM15 global Interrupt */
113 TIM16_IRQn = 21, /*!< TIM16 global Interrupt */
114 TIM17_IRQn = 22, /*!< TIM17 global Interrupt */
115 I2C1_IRQn = 23, /*!< I2C1 Event Interrupt & EXTI Line23 Interrupt (I2C1 wakeup) */
116 I2C2_IRQn = 24, /*!< I2C2 Event Interrupt */
117 SPI1_IRQn = 25, /*!< SPI1 global Interrupt */
118 SPI2_IRQn = 26, /*!< SPI2 global Interrupt */
119 USART1_IRQn = 27, /*!< USART1 global Interrupt & EXTI Line25 Interrupt (USART1 wakeup) */
120 USART2_IRQn = 28, /*!< USART2 global Interrupt & EXTI Line26 Interrupt (USART2 wakeup) */
121 USART3_8_IRQn = 29, /*!< USART3 to USART8 global Interrupts */
122 CEC_CAN_IRQn = 30 /*!< CEC and CAN global Interrupts & EXTI Line27 Interrupt */
123 } IRQn_Type;
124
125 /**
126 * @}
127 */
128
129 #include "core_cm0.h" /* Cortex-M0 processor and core peripherals */
130 #include "system_stm32f0xx.h" /* STM32F0xx System Header */
131 #include <stdint.h>
132
133 /** @addtogroup Peripheral_registers_structures
134 * @{
135 */
136
137 /**
138 * @brief Analog to Digital Converter
139 */
140
141 typedef struct
142 {
143 __IO uint32_t ISR; /*!< ADC Interrupt and Status register, Address offset:0x00 */
144 __IO uint32_t IER; /*!< ADC Interrupt Enable register, Address offset:0x04 */
145 __IO uint32_t CR; /*!< ADC Control register, Address offset:0x08 */
146 __IO uint32_t CFGR1; /*!< ADC Configuration register 1, Address offset:0x0C */
147 __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset:0x10 */
148 __IO uint32_t SMPR; /*!< ADC Sampling time register, Address offset:0x14 */
149 uint32_t RESERVED1; /*!< Reserved, 0x18 */
150 uint32_t RESERVED2; /*!< Reserved, 0x1C */
151 __IO uint32_t TR; /*!< ADC watchdog threshold register, Address offset:0x20 */
152 uint32_t RESERVED3; /*!< Reserved, 0x24 */
153 __IO uint32_t CHSELR; /*!< ADC channel selection register, Address offset:0x28 */
154 uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */
155 __IO uint32_t DR; /*!< ADC data register, Address offset:0x40 */
156 }ADC_TypeDef;
157
158 typedef struct
159 {
160 __IO uint32_t CCR;
161 }ADC_Common_TypeDef;
162
163 /**
164 * @brief Controller Area Network TxMailBox
165 */
166 typedef struct
167 {
168 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
169 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
170 __IO uint32_t TDLR; /*!< CAN mailbox data low register */
171 __IO uint32_t TDHR; /*!< CAN mailbox data high register */
172 }CAN_TxMailBox_TypeDef;
173
174 /**
175 * @brief Controller Area Network FIFOMailBox
176 */
177 typedef struct
178 {
179 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
180 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
181 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
182 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
183 }CAN_FIFOMailBox_TypeDef;
184
185 /**
186 * @brief Controller Area Network FilterRegister
187 */
188 typedef struct
189 {
190 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
191 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
192 }CAN_FilterRegister_TypeDef;
193
194 /**
195 * @brief Controller Area Network
196 */
197 typedef struct
198 {
199 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
200 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
201 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
202 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
203 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
204 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
205 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
206 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
207 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
208 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
209 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
210 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
211 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
212 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
213 uint32_t RESERVED2; /*!< Reserved, 0x208 */
214 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
215 uint32_t RESERVED3; /*!< Reserved, 0x210 */
216 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
217 uint32_t RESERVED4; /*!< Reserved, 0x218 */
218 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
219 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
220 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
221 }CAN_TypeDef;
222
223 /**
224 * @brief HDMI-CEC
225 */
226
227 typedef struct
228 {
229 __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */
230 __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */
231 __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */
232 __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */
233 __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */
234 __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */
235 }CEC_TypeDef;
236
237 /**
238 * @brief Comparator
239 */
240
241 typedef struct
242 {
243 __IO uint32_t CSR; /*!< Comparator 1 & 2 control Status register, Address offset: 0x00 */
244 }COMP1_2_TypeDef;
245
246 typedef struct
247 {
248 __IO uint16_t CSR; /*!< Comparator control Status register, Address offset: 0x00 */
249 }COMP_TypeDef;
250
251 /**
252 * @brief CRC calculation unit
253 */
254
255 typedef struct
256 {
257 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
258 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
259 uint8_t RESERVED0; /*!< Reserved, 0x05 */
260 uint16_t RESERVED1; /*!< Reserved, 0x06 */
261 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
262 uint32_t RESERVED2; /*!< Reserved, 0x0C */
263 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
264 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
265 }CRC_TypeDef;
266
267 /**
268 * @brief Clock Recovery System
269 */
270 typedef struct
271 {
272 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
273 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
274 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
275 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
276 }CRS_TypeDef;
277
278 /**
279 * @brief Digital to Analog Converter
280 */
281
282 typedef struct
283 {
284 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
285 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
286 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
287 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
288 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
289 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
290 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
291 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
292 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
293 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
294 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
295 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
296 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
297 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
298 }DAC_TypeDef;
299
300 /**
301 * @brief Debug MCU
302 */
303
304 typedef struct
305 {
306 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
307 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
308 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
309 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
310 }DBGMCU_TypeDef;
311
312 /**
313 * @brief DMA Controller
314 */
315
316 typedef struct
317 {
318 __IO uint32_t CCR; /*!< DMA channel x configuration register */
319 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
320 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
321 __IO uint32_t CMAR; /*!< DMA channel x memory address register */
322 }DMA_Channel_TypeDef;
323
324 typedef struct
325 {
326 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
327 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
328 uint32_t RESERVED0[40];/*!< Reserved as declared by channel typedef 0x08 - 0xA4 */
329 __IO uint32_t CSELR; /*!< Channel selection register, Address offset: 0xA8 */
330 }DMA_TypeDef;
331
332 /**
333 * @brief External Interrupt/Event Controller
334 */
335
336 typedef struct
337 {
338 __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */
339 __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */
340 __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */
341 __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */
342 __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */
343 __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */
344 }EXTI_TypeDef;
345
346 /**
347 * @brief FLASH Registers
348 */
349 typedef struct
350 {
351 __IO uint32_t ACR; /*!<FLASH access control register, Address offset: 0x00 */
352 __IO uint32_t KEYR; /*!<FLASH key register, Address offset: 0x04 */
353 __IO uint32_t OPTKEYR; /*!<FLASH OPT key register, Address offset: 0x08 */
354 __IO uint32_t SR; /*!<FLASH status register, Address offset: 0x0C */
355 __IO uint32_t CR; /*!<FLASH control register, Address offset: 0x10 */
356 __IO uint32_t AR; /*!<FLASH address register, Address offset: 0x14 */
357 __IO uint32_t RESERVED; /*!< Reserved, 0x18 */
358 __IO uint32_t OBR; /*!<FLASH option bytes register, Address offset: 0x1C */
359 __IO uint32_t WRPR; /*!<FLASH option bytes register, Address offset: 0x20 */
360 }FLASH_TypeDef;
361
362
363 /**
364 * @brief Option Bytes Registers
365 */
366 typedef struct
367 {
368 __IO uint16_t RDP; /*!< FLASH option byte Read protection, Address offset: 0x00 */
369 __IO uint16_t USER; /*!< FLASH option byte user options, Address offset: 0x02 */
370 __IO uint16_t DATA0; /*!< User data byte 0 (stored in FLASH_OBR[23:16]), Address offset: 0x04 */
371 __IO uint16_t DATA1; /*!< User data byte 1 (stored in FLASH_OBR[31:24]), Address offset: 0x06 */
372 __IO uint16_t WRP0; /*!< FLASH option byte write protection 0, Address offset: 0x08 */
373 __IO uint16_t WRP1; /*!< FLASH option byte write protection 1, Address offset: 0x0A */
374 __IO uint16_t WRP2; /*!< FLASH option byte write protection 2, Address offset: 0x0C */
375 __IO uint16_t WRP3; /*!< FLASH option byte write protection 3, Address offset: 0x0E */
376 }OB_TypeDef;
377
378 /**
379 * @brief General Purpose I/O
380 */
381
382 typedef struct
383 {
384 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
385 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
386 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
387 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
388 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
389 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
390 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x1A */
391 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
392 __IO uint32_t AFR[2]; /*!< GPIO alternate function low register, Address offset: 0x20-0x24 */
393 __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */
394 }GPIO_TypeDef;
395
396 /**
397 * @brief SysTem Configuration
398 */
399
400 typedef struct
401 {
402 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
403 uint32_t RESERVED; /*!< Reserved, 0x04 */
404 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */
405 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */
406 uint32_t RESERVED1[25]; /*!< Reserved + COMP, 0x1C */
407 __IO uint32_t IT_LINE_SR[32]; /*!< SYSCFG configuration IT_LINE register, Address offset: 0x80 */
408
409 }SYSCFG_TypeDef;
410
411 /**
412 * @brief Inter-integrated Circuit Interface
413 */
414
415 typedef struct
416 {
417 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
418 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
419 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
420 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
421 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
422 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
423 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
424 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
425 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
426 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
427 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
428 }I2C_TypeDef;
429
430 /**
431 * @brief Independent WATCHDOG
432 */
433
434 typedef struct
435 {
436 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
437 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
438 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
439 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
440 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
441 }IWDG_TypeDef;
442
443 /**
444 * @brief Power Control
445 */
446
447 typedef struct
448 {
449 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
450 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
451 }PWR_TypeDef;
452
453 /**
454 * @brief Reset and Clock Control
455 */
456 typedef struct
457 {
458 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
459 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x04 */
460 __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x08 */
461 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x0C */
462 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x10 */
463 __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock register, Address offset: 0x14 */
464 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x18 */
465 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x1C */
466 __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x20 */
467 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x24 */
468 __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x28 */
469 __IO uint32_t CFGR2; /*!< RCC clock configuration register 2, Address offset: 0x2C */
470 __IO uint32_t CFGR3; /*!< RCC clock configuration register 3, Address offset: 0x30 */
471 __IO uint32_t CR2; /*!< RCC clock control register 2, Address offset: 0x34 */
472 }RCC_TypeDef;
473
474 /**
475 * @brief Real-Time Clock
476 */
477
478 typedef struct
479 {
480 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
481 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
482 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
483 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
484 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
485 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
486 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x18 */
487 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
488 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x20 */
489 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
490 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
491 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
492 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
493 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
494 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
495 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
496 __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
497 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
498 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x48 */
499 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x4C */
500 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
501 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
502 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
503 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
504 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
505 }RTC_TypeDef;
506
507 /**
508 * @brief Serial Peripheral Interface
509 */
510
511 typedef struct
512 {
513 __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */
514 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
515 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
516 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
517 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
518 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */
519 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */
520 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
521 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
522 }SPI_TypeDef;
523
524 /**
525 * @brief TIM
526 */
527 typedef struct
528 {
529 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
530 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
531 __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
532 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
533 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
534 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
535 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
536 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
537 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
538 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
539 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
540 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
541 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
542 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
543 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
544 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
545 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
546 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
547 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
548 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
549 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
550 }TIM_TypeDef;
551
552 /**
553 * @brief Touch Sensing Controller (TSC)
554 */
555 typedef struct
556 {
557 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
558 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
559 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
560 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
561 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
562 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
563 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
564 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
565 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
566 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
567 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
568 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
569 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
570 __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
571 }TSC_TypeDef;
572
573 /**
574 * @brief Universal Synchronous Asynchronous Receiver Transmitter
575 */
576
577 typedef struct
578 {
579 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
580 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
581 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
582 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
583 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
584 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
585 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
586 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
587 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
588 __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
589 uint16_t RESERVED1; /*!< Reserved, 0x26 */
590 __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
591 uint16_t RESERVED2; /*!< Reserved, 0x2A */
592 }USART_TypeDef;
593
594 /**
595 * @brief Window WATCHDOG
596 */
597 typedef struct
598 {
599 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
600 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
601 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
602 }WWDG_TypeDef;
603
604 /**
605 * @}
606 */
607
608 /** @addtogroup Peripheral_memory_map
609 * @{
610 */
611
612 #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH base address in the alias region */
613 #define SRAM_BASE ((uint32_t)0x20000000) /*!< SRAM base address in the alias region */
614 #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */
615
616 /*!< Peripheral memory map */
617 #define APBPERIPH_BASE PERIPH_BASE
618 #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000)
619 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000)
620
621 #define TIM2_BASE (APBPERIPH_BASE + 0x00000000)
622 #define TIM3_BASE (APBPERIPH_BASE + 0x00000400)
623 #define TIM6_BASE (APBPERIPH_BASE + 0x00001000)
624 #define TIM7_BASE (APBPERIPH_BASE + 0x00001400)
625 #define TIM14_BASE (APBPERIPH_BASE + 0x00002000)
626 #define RTC_BASE (APBPERIPH_BASE + 0x00002800)
627 #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00)
628 #define IWDG_BASE (APBPERIPH_BASE + 0x00003000)
629 #define SPI2_BASE (APBPERIPH_BASE + 0x00003800)
630 #define USART2_BASE (APBPERIPH_BASE + 0x00004400)
631 #define USART3_BASE (APBPERIPH_BASE + 0x00004800)
632 #define USART4_BASE (APBPERIPH_BASE + 0x00004C00)
633 #define USART5_BASE (APBPERIPH_BASE + 0x00005000)
634 #define I2C1_BASE (APBPERIPH_BASE + 0x00005400)
635 #define I2C2_BASE (APBPERIPH_BASE + 0x00005800)
636 #define CAN_BASE (APBPERIPH_BASE + 0x00006400)
637 #define CRS_BASE (APBPERIPH_BASE + 0x00006C00)
638 #define PWR_BASE (APBPERIPH_BASE + 0x00007000)
639 #define DAC_BASE (APBPERIPH_BASE + 0x00007400)
640 #define CEC_BASE (APBPERIPH_BASE + 0x00007800)
641
642 #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000)
643 #define COMP_BASE (APBPERIPH_BASE + 0x0001001C)
644 #define EXTI_BASE (APBPERIPH_BASE + 0x00010400)
645 #define USART6_BASE (APBPERIPH_BASE + 0x00011400)
646 #define USART7_BASE (APBPERIPH_BASE + 0x00011800)
647 #define USART8_BASE (APBPERIPH_BASE + 0x00011C00)
648 #define ADC1_BASE (APBPERIPH_BASE + 0x00012400)
649 #define ADC_BASE (APBPERIPH_BASE + 0x00012708)
650 #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00)
651 #define SPI1_BASE (APBPERIPH_BASE + 0x00013000)
652 #define USART1_BASE (APBPERIPH_BASE + 0x00013800)
653 #define TIM15_BASE (APBPERIPH_BASE + 0x00014000)
654 #define TIM16_BASE (APBPERIPH_BASE + 0x00014400)
655 #define TIM17_BASE (APBPERIPH_BASE + 0x00014800)
656 #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800)
657
658 /*!< AHB1 peripherals */
659 #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000)
660 #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008)
661 #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001C)
662 #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030)
663 #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044)
664 #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058)
665 #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006C)
666 #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080)
667 #define DMA2_BASE (AHBPERIPH_BASE + 0x00000400)
668 #define DMA2_Channel1_BASE (DMA2_BASE + 0x00000008)
669 #define DMA2_Channel2_BASE (DMA2_BASE + 0x0000001C)
670 #define DMA2_Channel3_BASE (DMA2_BASE + 0x00000030)
671 #define DMA2_Channel4_BASE (DMA2_BASE + 0x00000044)
672 #define DMA2_Channel5_BASE (DMA2_BASE + 0x00000058)
673
674 #define RCC_BASE (AHBPERIPH_BASE + 0x00001000)
675 #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000) /*!< FLASH registers base address */
676 #define OB_BASE ((uint32_t)0x1FFFF800) /*!< FLASH Option Bytes base address */
677 #define CRC_BASE (AHBPERIPH_BASE + 0x00003000)
678 #define TSC_BASE (AHBPERIPH_BASE + 0x00004000)
679
680 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x00000000)
681 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x00000400)
682 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x00000800)
683 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x00000C00)
684 #define GPIOE_BASE (AHB2PERIPH_BASE + 0x00001000)
685 #define GPIOF_BASE (AHB2PERIPH_BASE + 0x00001400)
686
687 /**
688 * @}
689 */
690
691 /** @addtogroup Peripheral_declaration
692 * @{
693 */
694
695 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
696 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
697 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
698 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
699 #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
700 #define RTC ((RTC_TypeDef *) RTC_BASE)
701 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
702 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
703 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
704 #define USART2 ((USART_TypeDef *) USART2_BASE)
705 #define USART3 ((USART_TypeDef *) USART3_BASE)
706 #define USART4 ((USART_TypeDef *) USART4_BASE)
707 #define USART5 ((USART_TypeDef *) USART5_BASE)
708 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
709 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
710 #define CAN ((CAN_TypeDef *) CAN_BASE)
711 #define CRS ((CRS_TypeDef *) CRS_BASE)
712 #define PWR ((PWR_TypeDef *) PWR_BASE)
713 #define DAC ((DAC_TypeDef *) DAC_BASE)
714 #define CEC ((CEC_TypeDef *) CEC_BASE)
715 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
716 #define COMP ((COMP1_2_TypeDef *) COMP_BASE)
717 #define COMP1 ((COMP_TypeDef *) COMP_BASE)
718 #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000002))
719 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
720 #define USART6 ((USART_TypeDef *) USART6_BASE)
721 #define USART7 ((USART_TypeDef *) USART7_BASE)
722 #define USART8 ((USART_TypeDef *) USART8_BASE)
723 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
724 #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
725 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
726 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
727 #define USART1 ((USART_TypeDef *) USART1_BASE)
728 #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
729 #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
730 #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
731 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
732 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
733 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
734 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
735 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
736 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
737 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
738 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
739 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
740 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
741 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
742 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
743 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
744 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
745 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
746 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
747 #define OB ((OB_TypeDef *) OB_BASE)
748 #define RCC ((RCC_TypeDef *) RCC_BASE)
749 #define CRC ((CRC_TypeDef *) CRC_BASE)
750 #define TSC ((TSC_TypeDef *) TSC_BASE)
751 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
752 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
753 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
754 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
755 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
756 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
757
758 /**
759 * @}
760 */
761
762 /** @addtogroup Exported_constants
763 * @{
764 */
765
766 /** @addtogroup Peripheral_Registers_Bits_Definition
767 * @{
768 */
769
770 /******************************************************************************/
771 /* Peripheral Registers Bits Definition */
772 /******************************************************************************/
773 /******************************************************************************/
774 /* */
775 /* Analog to Digital Converter (ADC) */
776 /* */
777 /******************************************************************************/
778 /******************** Bits definition for ADC_ISR register ******************/
779 #define ADC_ISR_AWD ((uint32_t)0x00000080) /*!< Analog watchdog flag */
780 #define ADC_ISR_OVR ((uint32_t)0x00000010) /*!< Overrun flag */
781 #define ADC_ISR_EOSEQ ((uint32_t)0x00000008) /*!< End of Sequence flag */
782 #define ADC_ISR_EOC ((uint32_t)0x00000004) /*!< End of Conversion */
783 #define ADC_ISR_EOSMP ((uint32_t)0x00000002) /*!< End of sampling flag */
784 #define ADC_ISR_ADRDY ((uint32_t)0x00000001) /*!< ADC Ready */
785
786 /* Old EOSEQ bit definition, maintained for legacy purpose */
787 #define ADC_ISR_EOS ADC_ISR_EOSEQ
788
789 /******************** Bits definition for ADC_IER register ******************/
790 #define ADC_IER_AWDIE ((uint32_t)0x00000080) /*!< Analog Watchdog interrupt enable */
791 #define ADC_IER_OVRIE ((uint32_t)0x00000010) /*!< Overrun interrupt enable */
792 #define ADC_IER_EOSEQIE ((uint32_t)0x00000008) /*!< End of Sequence of conversion interrupt enable */
793 #define ADC_IER_EOCIE ((uint32_t)0x00000004) /*!< End of Conversion interrupt enable */
794 #define ADC_IER_EOSMPIE ((uint32_t)0x00000002) /*!< End of sampling interrupt enable */
795 #define ADC_IER_ADRDYIE ((uint32_t)0x00000001) /*!< ADC Ready interrupt enable */
796
797 /* Old EOSEQIE bit definition, maintained for legacy purpose */
798 #define ADC_IER_EOSIE ADC_IER_EOSEQIE
799
800 /******************** Bits definition for ADC_CR register *******************/
801 #define ADC_CR_ADCAL ((uint32_t)0x80000000) /*!< ADC calibration */
802 #define ADC_CR_ADSTP ((uint32_t)0x00000010) /*!< ADC stop of conversion command */
803 #define ADC_CR_ADSTART ((uint32_t)0x00000004) /*!< ADC start of conversion */
804 #define ADC_CR_ADDIS ((uint32_t)0x00000002) /*!< ADC disable command */
805 #define ADC_CR_ADEN ((uint32_t)0x00000001) /*!< ADC enable control */
806
807 /******************* Bits definition for ADC_CFGR1 register *****************/
808 #define ADC_CFGR1_AWDCH ((uint32_t)0x7C000000) /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */
809 #define ADC_CFGR1_AWDCH_0 ((uint32_t)0x04000000) /*!< Bit 0 */
810 #define ADC_CFGR1_AWDCH_1 ((uint32_t)0x08000000) /*!< Bit 1 */
811 #define ADC_CFGR1_AWDCH_2 ((uint32_t)0x10000000) /*!< Bit 2 */
812 #define ADC_CFGR1_AWDCH_3 ((uint32_t)0x20000000) /*!< Bit 3 */
813 #define ADC_CFGR1_AWDCH_4 ((uint32_t)0x40000000) /*!< Bit 4 */
814 #define ADC_CFGR1_AWDEN ((uint32_t)0x00800000) /*!< Analog watchdog enable on regular channels */
815 #define ADC_CFGR1_AWDSGL ((uint32_t)0x00400000) /*!< Enable the watchdog on a single channel or on all channels */
816 #define ADC_CFGR1_DISCEN ((uint32_t)0x00010000) /*!< Discontinuous mode on regular channels */
817 #define ADC_CFGR1_AUTOFF ((uint32_t)0x00008000) /*!< ADC auto power off */
818 #define ADC_CFGR1_WAIT ((uint32_t)0x00004000) /*!< ADC wait conversion mode */
819 #define ADC_CFGR1_CONT ((uint32_t)0x00002000) /*!< Continuous Conversion */
820 #define ADC_CFGR1_OVRMOD ((uint32_t)0x00001000) /*!< Overrun mode */
821 #define ADC_CFGR1_EXTEN ((uint32_t)0x00000C00) /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */
822 #define ADC_CFGR1_EXTEN_0 ((uint32_t)0x00000400) /*!< Bit 0 */
823 #define ADC_CFGR1_EXTEN_1 ((uint32_t)0x00000800) /*!< Bit 1 */
824 #define ADC_CFGR1_EXTSEL ((uint32_t)0x000001C0) /*!< EXTSEL[2:0] bits (External Event Select for regular group) */
825 #define ADC_CFGR1_EXTSEL_0 ((uint32_t)0x00000040) /*!< Bit 0 */
826 #define ADC_CFGR1_EXTSEL_1 ((uint32_t)0x00000080) /*!< Bit 1 */
827 #define ADC_CFGR1_EXTSEL_2 ((uint32_t)0x00000100) /*!< Bit 2 */
828 #define ADC_CFGR1_ALIGN ((uint32_t)0x00000020) /*!< Data Alignment */
829 #define ADC_CFGR1_RES ((uint32_t)0x00000018) /*!< RES[1:0] bits (Resolution) */
830 #define ADC_CFGR1_RES_0 ((uint32_t)0x00000008) /*!< Bit 0 */
831 #define ADC_CFGR1_RES_1 ((uint32_t)0x00000010) /*!< Bit 1 */
832 #define ADC_CFGR1_SCANDIR ((uint32_t)0x00000004) /*!< Sequence scan direction */
833 #define ADC_CFGR1_DMACFG ((uint32_t)0x00000002) /*!< Direct memory access configuration */
834 #define ADC_CFGR1_DMAEN ((uint32_t)0x00000001) /*!< Direct memory access enable */
835
836 /* Old WAIT bit definition, maintained for legacy purpose */
837 #define ADC_CFGR1_AUTDLY ADC_CFGR1_WAIT
838
839 /******************* Bits definition for ADC_CFGR2 register *****************/
840 #define ADC_CFGR2_CKMODE ((uint32_t)0xC0000000) /*!< ADC clock mode */
841 #define ADC_CFGR2_CKMODE_1 ((uint32_t)0x80000000) /*!< ADC clocked by PCLK div4 */
842 #define ADC_CFGR2_CKMODE_0 ((uint32_t)0x40000000) /*!< ADC clocked by PCLK div2 */
843
844 /* Old bit definition, maintained for legacy purpose */
845 #define ADC_CFGR2_JITOFFDIV4 ADC_CFGR2_CKMODE_1 /*!< ADC clocked by PCLK div4 */
846 #define ADC_CFGR2_JITOFFDIV2 ADC_CFGR2_CKMODE_0 /*!< ADC clocked by PCLK div2 */
847
848 /****************** Bit definition for ADC_SMPR register ********************/
849 #define ADC_SMPR_SMP ((uint32_t)0x00000007) /*!< SMP[2:0] bits (Sampling time selection) */
850 #define ADC_SMPR_SMP_0 ((uint32_t)0x00000001) /*!< Bit 0 */
851 #define ADC_SMPR_SMP_1 ((uint32_t)0x00000002) /*!< Bit 1 */
852 #define ADC_SMPR_SMP_2 ((uint32_t)0x00000004) /*!< Bit 2 */
853
854 /* Old bit definition, maintained for legacy purpose */
855 #define ADC_SMPR1_SMPR ADC_SMPR_SMP /*!< SMP[2:0] bits (Sampling time selection) */
856 #define ADC_SMPR1_SMPR_0 ADC_SMPR_SMP_0 /*!< Bit 0 */
857 #define ADC_SMPR1_SMPR_1 ADC_SMPR_SMP_1 /*!< Bit 1 */
858 #define ADC_SMPR1_SMPR_2 ADC_SMPR_SMP_2 /*!< Bit 2 */
859
860 /******************* Bit definition for ADC_TR register ********************/
861 #define ADC_TR_HT ((uint32_t)0x0FFF0000) /*!< Analog watchdog high threshold */
862 #define ADC_TR_LT ((uint32_t)0x00000FFF) /*!< Analog watchdog low threshold */
863
864 /* Old bit definition, maintained for legacy purpose */
865 #define ADC_HTR_HT ADC_TR_HT /*!< Analog watchdog high threshold */
866 #define ADC_LTR_LT ADC_TR_LT /*!< Analog watchdog low threshold */
867
868 /****************** Bit definition for ADC_CHSELR register ******************/
869 #define ADC_CHSELR_CHSEL18 ((uint32_t)0x00040000) /*!< Channel 18 selection */
870 #define ADC_CHSELR_CHSEL17 ((uint32_t)0x00020000) /*!< Channel 17 selection */
871 #define ADC_CHSELR_CHSEL16 ((uint32_t)0x00010000) /*!< Channel 16 selection */
872 #define ADC_CHSELR_CHSEL15 ((uint32_t)0x00008000) /*!< Channel 15 selection */
873 #define ADC_CHSELR_CHSEL14 ((uint32_t)0x00004000) /*!< Channel 14 selection */
874 #define ADC_CHSELR_CHSEL13 ((uint32_t)0x00002000) /*!< Channel 13 selection */
875 #define ADC_CHSELR_CHSEL12 ((uint32_t)0x00001000) /*!< Channel 12 selection */
876 #define ADC_CHSELR_CHSEL11 ((uint32_t)0x00000800) /*!< Channel 11 selection */
877 #define ADC_CHSELR_CHSEL10 ((uint32_t)0x00000400) /*!< Channel 10 selection */
878 #define ADC_CHSELR_CHSEL9 ((uint32_t)0x00000200) /*!< Channel 9 selection */
879 #define ADC_CHSELR_CHSEL8 ((uint32_t)0x00000100) /*!< Channel 8 selection */
880 #define ADC_CHSELR_CHSEL7 ((uint32_t)0x00000080) /*!< Channel 7 selection */
881 #define ADC_CHSELR_CHSEL6 ((uint32_t)0x00000040) /*!< Channel 6 selection */
882 #define ADC_CHSELR_CHSEL5 ((uint32_t)0x00000020) /*!< Channel 5 selection */
883 #define ADC_CHSELR_CHSEL4 ((uint32_t)0x00000010) /*!< Channel 4 selection */
884 #define ADC_CHSELR_CHSEL3 ((uint32_t)0x00000008) /*!< Channel 3 selection */
885 #define ADC_CHSELR_CHSEL2 ((uint32_t)0x00000004) /*!< Channel 2 selection */
886 #define ADC_CHSELR_CHSEL1 ((uint32_t)0x00000002) /*!< Channel 1 selection */
887 #define ADC_CHSELR_CHSEL0 ((uint32_t)0x00000001) /*!< Channel 0 selection */
888
889 /******************** Bit definition for ADC_DR register ********************/
890 #define ADC_DR_DATA ((uint32_t)0x0000FFFF) /*!< Regular data */
891
892 /******************* Bit definition for ADC_CCR register ********************/
893 #define ADC_CCR_VBATEN ((uint32_t)0x01000000) /*!< Voltage battery enable */
894 #define ADC_CCR_TSEN ((uint32_t)0x00800000) /*!< Tempurature sensore enable */
895 #define ADC_CCR_VREFEN ((uint32_t)0x00400000) /*!< Vrefint enable */
896
897 /******************************************************************************/
898 /* */
899 /* Controller Area Network (CAN ) */
900 /* */
901 /******************************************************************************/
902 /*!<CAN control and status registers */
903 /******************* Bit definition for CAN_MCR register ********************/
904 #define CAN_MCR_INRQ ((uint32_t)0x00000001) /*!<Initialization Request */
905 #define CAN_MCR_SLEEP ((uint32_t)0x00000002) /*!<Sleep Mode Request */
906 #define CAN_MCR_TXFP ((uint32_t)0x00000004) /*!<Transmit FIFO Priority */
907 #define CAN_MCR_RFLM ((uint32_t)0x00000008) /*!<Receive FIFO Locked Mode */
908 #define CAN_MCR_NART ((uint32_t)0x00000010) /*!<No Automatic Retransmission */
909 #define CAN_MCR_AWUM ((uint32_t)0x00000020) /*!<Automatic Wakeup Mode */
910 #define CAN_MCR_ABOM ((uint32_t)0x00000040) /*!<Automatic Bus-Off Management */
911 #define CAN_MCR_TTCM ((uint32_t)0x00000080) /*!<Time Triggered Communication Mode */
912 #define CAN_MCR_RESET ((uint32_t)0x00008000) /*!<bxCAN software master reset */
913
914 /******************* Bit definition for CAN_MSR register ********************/
915 #define CAN_MSR_INAK ((uint32_t)0x00000001) /*!<Initialization Acknowledge */
916 #define CAN_MSR_SLAK ((uint32_t)0x00000002) /*!<Sleep Acknowledge */
917 #define CAN_MSR_ERRI ((uint32_t)0x00000004) /*!<Error Interrupt */
918 #define CAN_MSR_WKUI ((uint32_t)0x00000008) /*!<Wakeup Interrupt */
919 #define CAN_MSR_SLAKI ((uint32_t)0x00000010) /*!<Sleep Acknowledge Interrupt */
920 #define CAN_MSR_TXM ((uint32_t)0x00000100) /*!<Transmit Mode */
921 #define CAN_MSR_RXM ((uint32_t)0x00000200) /*!<Receive Mode */
922 #define CAN_MSR_SAMP ((uint32_t)0x00000400) /*!<Last Sample Point */
923 #define CAN_MSR_RX ((uint32_t)0x00000800) /*!<CAN Rx Signal */
924
925 /******************* Bit definition for CAN_TSR register ********************/
926 #define CAN_TSR_RQCP0 ((uint32_t)0x00000001) /*!<Request Completed Mailbox0 */
927 #define CAN_TSR_TXOK0 ((uint32_t)0x00000002) /*!<Transmission OK of Mailbox0 */
928 #define CAN_TSR_ALST0 ((uint32_t)0x00000004) /*!<Arbitration Lost for Mailbox0 */
929 #define CAN_TSR_TERR0 ((uint32_t)0x00000008) /*!<Transmission Error of Mailbox0 */
930 #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080) /*!<Abort Request for Mailbox0 */
931 #define CAN_TSR_RQCP1 ((uint32_t)0x00000100) /*!<Request Completed Mailbox1 */
932 #define CAN_TSR_TXOK1 ((uint32_t)0x00000200) /*!<Transmission OK of Mailbox1 */
933 #define CAN_TSR_ALST1 ((uint32_t)0x00000400) /*!<Arbitration Lost for Mailbox1 */
934 #define CAN_TSR_TERR1 ((uint32_t)0x00000800) /*!<Transmission Error of Mailbox1 */
935 #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000) /*!<Abort Request for Mailbox 1 */
936 #define CAN_TSR_RQCP2 ((uint32_t)0x00010000) /*!<Request Completed Mailbox2 */
937 #define CAN_TSR_TXOK2 ((uint32_t)0x00020000) /*!<Transmission OK of Mailbox 2 */
938 #define CAN_TSR_ALST2 ((uint32_t)0x00040000) /*!<Arbitration Lost for mailbox 2 */
939 #define CAN_TSR_TERR2 ((uint32_t)0x00080000) /*!<Transmission Error of Mailbox 2 */
940 #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000) /*!<Abort Request for Mailbox 2 */
941 #define CAN_TSR_CODE ((uint32_t)0x03000000) /*!<Mailbox Code */
942
943 #define CAN_TSR_TME ((uint32_t)0x1C000000) /*!<TME[2:0] bits */
944 #define CAN_TSR_TME0 ((uint32_t)0x04000000) /*!<Transmit Mailbox 0 Empty */
945 #define CAN_TSR_TME1 ((uint32_t)0x08000000) /*!<Transmit Mailbox 1 Empty */
946 #define CAN_TSR_TME2 ((uint32_t)0x10000000) /*!<Transmit Mailbox 2 Empty */
947
948 #define CAN_TSR_LOW ((uint32_t)0xE0000000) /*!<LOW[2:0] bits */
949 #define CAN_TSR_LOW0 ((uint32_t)0x20000000) /*!<Lowest Priority Flag for Mailbox 0 */
950 #define CAN_TSR_LOW1 ((uint32_t)0x40000000) /*!<Lowest Priority Flag for Mailbox 1 */
951 #define CAN_TSR_LOW2 ((uint32_t)0x80000000) /*!<Lowest Priority Flag for Mailbox 2 */
952
953 /******************* Bit definition for CAN_RF0R register *******************/
954 #define CAN_RF0R_FMP0 ((uint32_t)0x00000003) /*!<FIFO 0 Message Pending */
955 #define CAN_RF0R_FULL0 ((uint32_t)0x00000008) /*!<FIFO 0 Full */
956 #define CAN_RF0R_FOVR0 ((uint32_t)0x00000010) /*!<FIFO 0 Overrun */
957 #define CAN_RF0R_RFOM0 ((uint32_t)0x00000020) /*!<Release FIFO 0 Output Mailbox */
958
959 /******************* Bit definition for CAN_RF1R register *******************/
960 #define CAN_RF1R_FMP1 ((uint32_t)0x00000003) /*!<FIFO 1 Message Pending */
961 #define CAN_RF1R_FULL1 ((uint32_t)0x00000008) /*!<FIFO 1 Full */
962 #define CAN_RF1R_FOVR1 ((uint32_t)0x00000010) /*!<FIFO 1 Overrun */
963 #define CAN_RF1R_RFOM1 ((uint32_t)0x00000020) /*!<Release FIFO 1 Output Mailbox */
964
965 /******************** Bit definition for CAN_IER register *******************/
966 #define CAN_IER_TMEIE ((uint32_t)0x00000001) /*!<Transmit Mailbox Empty Interrupt Enable */
967 #define CAN_IER_FMPIE0 ((uint32_t)0x00000002) /*!<FIFO Message Pending Interrupt Enable */
968 #define CAN_IER_FFIE0 ((uint32_t)0x00000004) /*!<FIFO Full Interrupt Enable */
969 #define CAN_IER_FOVIE0 ((uint32_t)0x00000008) /*!<FIFO Overrun Interrupt Enable */
970 #define CAN_IER_FMPIE1 ((uint32_t)0x00000010) /*!<FIFO Message Pending Interrupt Enable */
971 #define CAN_IER_FFIE1 ((uint32_t)0x00000020) /*!<FIFO Full Interrupt Enable */
972 #define CAN_IER_FOVIE1 ((uint32_t)0x00000040) /*!<FIFO Overrun Interrupt Enable */
973 #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error Warning Interrupt Enable */
974 #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error Passive Interrupt Enable */
975 #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-Off Interrupt Enable */
976 #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last Error Code Interrupt Enable */
977 #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error Interrupt Enable */
978 #define CAN_IER_WKUIE ((uint32_t)0x00010000) /*!<Wakeup Interrupt Enable */
979 #define CAN_IER_SLKIE ((uint32_t)0x00020000) /*!<Sleep Interrupt Enable */
980
981 /******************** Bit definition for CAN_ESR register *******************/
982 #define CAN_ESR_EWGF ((uint32_t)0x00000001) /*!<Error Warning Flag */
983 #define CAN_ESR_EPVF ((uint32_t)0x00000002) /*!<Error Passive Flag */
984 #define CAN_ESR_BOFF ((uint32_t)0x00000004) /*!<Bus-Off Flag */
985
986 #define CAN_ESR_LEC ((uint32_t)0x00000070) /*!<LEC[2:0] bits (Last Error Code) */
987 #define CAN_ESR_LEC_0 ((uint32_t)0x00000010) /*!<Bit 0 */
988 #define CAN_ESR_LEC_1 ((uint32_t)0x00000020) /*!<Bit 1 */
989 #define CAN_ESR_LEC_2 ((uint32_t)0x00000040) /*!<Bit 2 */
990
991 #define CAN_ESR_TEC ((uint32_t)0x00FF0000) /*!<Least significant byte of the 9-bit Transmit Error Counter */
992 #define CAN_ESR_REC ((uint32_t)0xFF000000) /*!<Receive Error Counter */
993
994 /******************* Bit definition for CAN_BTR register ********************/
995 #define CAN_BTR_BRP ((uint32_t)0x000003FF) /*!<Baud Rate Prescaler */
996 #define CAN_BTR_TS1 ((uint32_t)0x000F0000) /*!<Time Segment 1 */
997 #define CAN_BTR_TS1_0 ((uint32_t)0x00010000) /*!<Time Segment 1 (Bit 0) */
998 #define CAN_BTR_TS1_1 ((uint32_t)0x00020000) /*!<Time Segment 1 (Bit 1) */
999 #define CAN_BTR_TS1_2 ((uint32_t)0x00040000) /*!<Time Segment 1 (Bit 2) */
1000 #define CAN_BTR_TS1_3 ((uint32_t)0x00080000) /*!<Time Segment 1 (Bit 3) */
1001 #define CAN_BTR_TS2 ((uint32_t)0x00700000) /*!<Time Segment 2 */
1002 #define CAN_BTR_TS2_0 ((uint32_t)0x00100000) /*!<Time Segment 2 (Bit 0) */
1003 #define CAN_BTR_TS2_1 ((uint32_t)0x00200000) /*!<Time Segment 2 (Bit 1) */
1004 #define CAN_BTR_TS2_2 ((uint32_t)0x00400000) /*!<Time Segment 2 (Bit 2) */
1005 #define CAN_BTR_SJW ((uint32_t)0x03000000) /*!<Resynchronization Jump Width */
1006 #define CAN_BTR_SJW_0 ((uint32_t)0x01000000) /*!<Resynchronization Jump Width (Bit 0) */
1007 #define CAN_BTR_SJW_1 ((uint32_t)0x02000000) /*!<Resynchronization Jump Width (Bit 1) */
1008 #define CAN_BTR_LBKM ((uint32_t)0x40000000) /*!<Loop Back Mode (Debug) */
1009 #define CAN_BTR_SILM ((uint32_t)0x80000000) /*!<Silent Mode */
1010
1011 /*!<Mailbox registers */
1012 /****************** Bit definition for CAN_TI0R register ********************/
1013 #define CAN_TI0R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
1014 #define CAN_TI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1015 #define CAN_TI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1016 #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
1017 #define CAN_TI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1018
1019 /****************** Bit definition for CAN_TDT0R register *******************/
1020 #define CAN_TDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1021 #define CAN_TDT0R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
1022 #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1023
1024 /****************** Bit definition for CAN_TDL0R register *******************/
1025 #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1026 #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1027 #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1028 #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1029
1030 /****************** Bit definition for CAN_TDH0R register *******************/
1031 #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1032 #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1033 #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1034 #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1035
1036 /******************* Bit definition for CAN_TI1R register *******************/
1037 #define CAN_TI1R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
1038 #define CAN_TI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1039 #define CAN_TI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1040 #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
1041 #define CAN_TI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1042
1043 /******************* Bit definition for CAN_TDT1R register ******************/
1044 #define CAN_TDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1045 #define CAN_TDT1R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
1046 #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1047
1048 /******************* Bit definition for CAN_TDL1R register ******************/
1049 #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1050 #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1051 #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1052 #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1053
1054 /******************* Bit definition for CAN_TDH1R register ******************/
1055 #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1056 #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1057 #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1058 #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1059
1060 /******************* Bit definition for CAN_TI2R register *******************/
1061 #define CAN_TI2R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
1062 #define CAN_TI2R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1063 #define CAN_TI2R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1064 #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
1065 #define CAN_TI2R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1066
1067 /******************* Bit definition for CAN_TDT2R register ******************/
1068 #define CAN_TDT2R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1069 #define CAN_TDT2R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
1070 #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1071
1072 /******************* Bit definition for CAN_TDL2R register ******************/
1073 #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1074 #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1075 #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1076 #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1077
1078 /******************* Bit definition for CAN_TDH2R register ******************/
1079 #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1080 #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1081 #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1082 #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1083
1084 /******************* Bit definition for CAN_RI0R register *******************/
1085 #define CAN_RI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1086 #define CAN_RI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1087 #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
1088 #define CAN_RI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1089
1090 /******************* Bit definition for CAN_RDT0R register ******************/
1091 #define CAN_RDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1092 #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
1093 #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1094
1095 /******************* Bit definition for CAN_RDL0R register ******************/
1096 #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1097 #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1098 #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1099 #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1100
1101 /******************* Bit definition for CAN_RDH0R register ******************/
1102 #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1103 #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1104 #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1105 #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1106
1107 /******************* Bit definition for CAN_RI1R register *******************/
1108 #define CAN_RI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1109 #define CAN_RI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1110 #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
1111 #define CAN_RI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1112
1113 /******************* Bit definition for CAN_RDT1R register ******************/
1114 #define CAN_RDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1115 #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
1116 #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1117
1118 /******************* Bit definition for CAN_RDL1R register ******************/
1119 #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1120 #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1121 #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1122 #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1123
1124 /******************* Bit definition for CAN_RDH1R register ******************/
1125 #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1126 #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1127 #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1128 #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1129
1130 /*!<CAN filter registers */
1131 /******************* Bit definition for CAN_FMR register ********************/
1132 #define CAN_FMR_FINIT ((uint32_t)0x00000001) /*!<Filter Init Mode */
1133
1134 /******************* Bit definition for CAN_FM1R register *******************/
1135 #define CAN_FM1R_FBM ((uint32_t)0x00003FFF) /*!<Filter Mode */
1136 #define CAN_FM1R_FBM0 ((uint32_t)0x00000001) /*!<Filter Init Mode bit 0 */
1137 #define CAN_FM1R_FBM1 ((uint32_t)0x00000002) /*!<Filter Init Mode bit 1 */
1138 #define CAN_FM1R_FBM2 ((uint32_t)0x00000004) /*!<Filter Init Mode bit 2 */
1139 #define CAN_FM1R_FBM3 ((uint32_t)0x00000008) /*!<Filter Init Mode bit 3 */
1140 #define CAN_FM1R_FBM4 ((uint32_t)0x00000010) /*!<Filter Init Mode bit 4 */
1141 #define CAN_FM1R_FBM5 ((uint32_t)0x00000020) /*!<Filter Init Mode bit 5 */
1142 #define CAN_FM1R_FBM6 ((uint32_t)0x00000040) /*!<Filter Init Mode bit 6 */
1143 #define CAN_FM1R_FBM7 ((uint32_t)0x00000080) /*!<Filter Init Mode bit 7 */
1144 #define CAN_FM1R_FBM8 ((uint32_t)0x00000100) /*!<Filter Init Mode bit 8 */
1145 #define CAN_FM1R_FBM9 ((uint32_t)0x00000200) /*!<Filter Init Mode bit 9 */
1146 #define CAN_FM1R_FBM10 ((uint32_t)0x00000400) /*!<Filter Init Mode bit 10 */
1147 #define CAN_FM1R_FBM11 ((uint32_t)0x00000800) /*!<Filter Init Mode bit 11 */
1148 #define CAN_FM1R_FBM12 ((uint32_t)0x00001000) /*!<Filter Init Mode bit 12 */
1149 #define CAN_FM1R_FBM13 ((uint32_t)0x00002000) /*!<Filter Init Mode bit 13 */
1150
1151 /******************* Bit definition for CAN_FS1R register *******************/
1152 #define CAN_FS1R_FSC ((uint32_t)0x00003FFF) /*!<Filter Scale Configuration */
1153 #define CAN_FS1R_FSC0 ((uint32_t)0x00000001) /*!<Filter Scale Configuration bit 0 */
1154 #define CAN_FS1R_FSC1 ((uint32_t)0x00000002) /*!<Filter Scale Configuration bit 1 */
1155 #define CAN_FS1R_FSC2 ((uint32_t)0x00000004) /*!<Filter Scale Configuration bit 2 */
1156 #define CAN_FS1R_FSC3 ((uint32_t)0x00000008) /*!<Filter Scale Configuration bit 3 */
1157 #define CAN_FS1R_FSC4 ((uint32_t)0x00000010) /*!<Filter Scale Configuration bit 4 */
1158 #define CAN_FS1R_FSC5 ((uint32_t)0x00000020) /*!<Filter Scale Configuration bit 5 */
1159 #define CAN_FS1R_FSC6 ((uint32_t)0x00000040) /*!<Filter Scale Configuration bit 6 */
1160 #define CAN_FS1R_FSC7 ((uint32_t)0x00000080) /*!<Filter Scale Configuration bit 7 */
1161 #define CAN_FS1R_FSC8 ((uint32_t)0x00000100) /*!<Filter Scale Configuration bit 8 */
1162 #define CAN_FS1R_FSC9 ((uint32_t)0x00000200) /*!<Filter Scale Configuration bit 9 */
1163 #define CAN_FS1R_FSC10 ((uint32_t)0x00000400) /*!<Filter Scale Configuration bit 10 */
1164 #define CAN_FS1R_FSC11 ((uint32_t)0x00000800) /*!<Filter Scale Configuration bit 11 */
1165 #define CAN_FS1R_FSC12 ((uint32_t)0x00001000) /*!<Filter Scale Configuration bit 12 */
1166 #define CAN_FS1R_FSC13 ((uint32_t)0x00002000) /*!<Filter Scale Configuration bit 13 */
1167
1168 /****************** Bit definition for CAN_FFA1R register *******************/
1169 #define CAN_FFA1R_FFA ((uint32_t)0x00003FFF) /*!<Filter FIFO Assignment */
1170 #define CAN_FFA1R_FFA0 ((uint32_t)0x00000001) /*!<Filter FIFO Assignment for Filter 0 */
1171 #define CAN_FFA1R_FFA1 ((uint32_t)0x00000002) /*!<Filter FIFO Assignment for Filter 1 */
1172 #define CAN_FFA1R_FFA2 ((uint32_t)0x00000004) /*!<Filter FIFO Assignment for Filter 2 */
1173 #define CAN_FFA1R_FFA3 ((uint32_t)0x00000008) /*!<Filter FIFO Assignment for Filter 3 */
1174 #define CAN_FFA1R_FFA4 ((uint32_t)0x00000010) /*!<Filter FIFO Assignment for Filter 4 */
1175 #define CAN_FFA1R_FFA5 ((uint32_t)0x00000020) /*!<Filter FIFO Assignment for Filter 5 */
1176 #define CAN_FFA1R_FFA6 ((uint32_t)0x00000040) /*!<Filter FIFO Assignment for Filter 6 */
1177 #define CAN_FFA1R_FFA7 ((uint32_t)0x00000080) /*!<Filter FIFO Assignment for Filter 7 */
1178 #define CAN_FFA1R_FFA8 ((uint32_t)0x00000100) /*!<Filter FIFO Assignment for Filter 8 */
1179 #define CAN_FFA1R_FFA9 ((uint32_t)0x00000200) /*!<Filter FIFO Assignment for Filter 9 */
1180 #define CAN_FFA1R_FFA10 ((uint32_t)0x00000400) /*!<Filter FIFO Assignment for Filter 10 */
1181 #define CAN_FFA1R_FFA11 ((uint32_t)0x00000800) /*!<Filter FIFO Assignment for Filter 11 */
1182 #define CAN_FFA1R_FFA12 ((uint32_t)0x00001000) /*!<Filter FIFO Assignment for Filter 12 */
1183 #define CAN_FFA1R_FFA13 ((uint32_t)0x00002000) /*!<Filter FIFO Assignment for Filter 13 */
1184
1185 /******************* Bit definition for CAN_FA1R register *******************/
1186 #define CAN_FA1R_FACT ((uint32_t)0x00003FFF) /*!<Filter Active */
1187 #define CAN_FA1R_FACT0 ((uint32_t)0x00000001) /*!<Filter 0 Active */
1188 #define CAN_FA1R_FACT1 ((uint32_t)0x00000002) /*!<Filter 1 Active */
1189 #define CAN_FA1R_FACT2 ((uint32_t)0x00000004) /*!<Filter 2 Active */
1190 #define CAN_FA1R_FACT3 ((uint32_t)0x00000008) /*!<Filter 3 Active */
1191 #define CAN_FA1R_FACT4 ((uint32_t)0x00000010) /*!<Filter 4 Active */
1192 #define CAN_FA1R_FACT5 ((uint32_t)0x00000020) /*!<Filter 5 Active */
1193 #define CAN_FA1R_FACT6 ((uint32_t)0x00000040) /*!<Filter 6 Active */
1194 #define CAN_FA1R_FACT7 ((uint32_t)0x00000080) /*!<Filter 7 Active */
1195 #define CAN_FA1R_FACT8 ((uint32_t)0x00000100) /*!<Filter 8 Active */
1196 #define CAN_FA1R_FACT9 ((uint32_t)0x00000200) /*!<Filter 9 Active */
1197 #define CAN_FA1R_FACT10 ((uint32_t)0x00000400) /*!<Filter 10 Active */
1198 #define CAN_FA1R_FACT11 ((uint32_t)0x00000800) /*!<Filter 11 Active */
1199 #define CAN_FA1R_FACT12 ((uint32_t)0x00001000) /*!<Filter 12 Active */
1200 #define CAN_FA1R_FACT13 ((uint32_t)0x00002000) /*!<Filter 13 Active */
1201
1202 /******************* Bit definition for CAN_F0R1 register *******************/
1203 #define CAN_F0R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1204 #define CAN_F0R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1205 #define CAN_F0R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1206 #define CAN_F0R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1207 #define CAN_F0R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1208 #define CAN_F0R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1209 #define CAN_F0R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1210 #define CAN_F0R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1211 #define CAN_F0R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1212 #define CAN_F0R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1213 #define CAN_F0R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1214 #define CAN_F0R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1215 #define CAN_F0R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1216 #define CAN_F0R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1217 #define CAN_F0R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1218 #define CAN_F0R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1219 #define CAN_F0R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1220 #define CAN_F0R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1221 #define CAN_F0R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1222 #define CAN_F0R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1223 #define CAN_F0R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1224 #define CAN_F0R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1225 #define CAN_F0R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1226 #define CAN_F0R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1227 #define CAN_F0R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1228 #define CAN_F0R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1229 #define CAN_F0R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1230 #define CAN_F0R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1231 #define CAN_F0R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1232 #define CAN_F0R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1233 #define CAN_F0R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1234 #define CAN_F0R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1235
1236 /******************* Bit definition for CAN_F1R1 register *******************/
1237 #define CAN_F1R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1238 #define CAN_F1R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1239 #define CAN_F1R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1240 #define CAN_F1R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1241 #define CAN_F1R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1242 #define CAN_F1R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1243 #define CAN_F1R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1244 #define CAN_F1R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1245 #define CAN_F1R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1246 #define CAN_F1R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1247 #define CAN_F1R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1248 #define CAN_F1R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1249 #define CAN_F1R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1250 #define CAN_F1R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1251 #define CAN_F1R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1252 #define CAN_F1R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1253 #define CAN_F1R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1254 #define CAN_F1R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1255 #define CAN_F1R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1256 #define CAN_F1R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1257 #define CAN_F1R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1258 #define CAN_F1R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1259 #define CAN_F1R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1260 #define CAN_F1R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1261 #define CAN_F1R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1262 #define CAN_F1R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1263 #define CAN_F1R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1264 #define CAN_F1R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1265 #define CAN_F1R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1266 #define CAN_F1R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1267 #define CAN_F1R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1268 #define CAN_F1R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1269
1270 /******************* Bit definition for CAN_F2R1 register *******************/
1271 #define CAN_F2R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1272 #define CAN_F2R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1273 #define CAN_F2R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1274 #define CAN_F2R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1275 #define CAN_F2R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1276 #define CAN_F2R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1277 #define CAN_F2R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1278 #define CAN_F2R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1279 #define CAN_F2R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1280 #define CAN_F2R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1281 #define CAN_F2R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1282 #define CAN_F2R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1283 #define CAN_F2R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1284 #define CAN_F2R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1285 #define CAN_F2R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1286 #define CAN_F2R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1287 #define CAN_F2R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1288 #define CAN_F2R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1289 #define CAN_F2R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1290 #define CAN_F2R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1291 #define CAN_F2R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1292 #define CAN_F2R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1293 #define CAN_F2R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1294 #define CAN_F2R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1295 #define CAN_F2R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1296 #define CAN_F2R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1297 #define CAN_F2R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1298 #define CAN_F2R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1299 #define CAN_F2R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1300 #define CAN_F2R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1301 #define CAN_F2R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1302 #define CAN_F2R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1303
1304 /******************* Bit definition for CAN_F3R1 register *******************/
1305 #define CAN_F3R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1306 #define CAN_F3R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1307 #define CAN_F3R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1308 #define CAN_F3R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1309 #define CAN_F3R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1310 #define CAN_F3R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1311 #define CAN_F3R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1312 #define CAN_F3R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1313 #define CAN_F3R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1314 #define CAN_F3R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1315 #define CAN_F3R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1316 #define CAN_F3R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1317 #define CAN_F3R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1318 #define CAN_F3R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1319 #define CAN_F3R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1320 #define CAN_F3R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1321 #define CAN_F3R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1322 #define CAN_F3R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1323 #define CAN_F3R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1324 #define CAN_F3R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1325 #define CAN_F3R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1326 #define CAN_F3R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1327 #define CAN_F3R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1328 #define CAN_F3R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1329 #define CAN_F3R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1330 #define CAN_F3R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1331 #define CAN_F3R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1332 #define CAN_F3R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1333 #define CAN_F3R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1334 #define CAN_F3R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1335 #define CAN_F3R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1336 #define CAN_F3R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1337
1338 /******************* Bit definition for CAN_F4R1 register *******************/
1339 #define CAN_F4R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1340 #define CAN_F4R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1341 #define CAN_F4R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1342 #define CAN_F4R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1343 #define CAN_F4R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1344 #define CAN_F4R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1345 #define CAN_F4R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1346 #define CAN_F4R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1347 #define CAN_F4R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1348 #define CAN_F4R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1349 #define CAN_F4R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1350 #define CAN_F4R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1351 #define CAN_F4R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1352 #define CAN_F4R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1353 #define CAN_F4R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1354 #define CAN_F4R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1355 #define CAN_F4R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1356 #define CAN_F4R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1357 #define CAN_F4R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1358 #define CAN_F4R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1359 #define CAN_F4R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1360 #define CAN_F4R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1361 #define CAN_F4R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1362 #define CAN_F4R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1363 #define CAN_F4R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1364 #define CAN_F4R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1365 #define CAN_F4R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1366 #define CAN_F4R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1367 #define CAN_F4R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1368 #define CAN_F4R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1369 #define CAN_F4R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1370 #define CAN_F4R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1371
1372 /******************* Bit definition for CAN_F5R1 register *******************/
1373 #define CAN_F5R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1374 #define CAN_F5R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1375 #define CAN_F5R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1376 #define CAN_F5R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1377 #define CAN_F5R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1378 #define CAN_F5R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1379 #define CAN_F5R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1380 #define CAN_F5R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1381 #define CAN_F5R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1382 #define CAN_F5R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1383 #define CAN_F5R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1384 #define CAN_F5R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1385 #define CAN_F5R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1386 #define CAN_F5R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1387 #define CAN_F5R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1388 #define CAN_F5R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1389 #define CAN_F5R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1390 #define CAN_F5R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1391 #define CAN_F5R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1392 #define CAN_F5R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1393 #define CAN_F5R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1394 #define CAN_F5R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1395 #define CAN_F5R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1396 #define CAN_F5R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1397 #define CAN_F5R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1398 #define CAN_F5R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1399 #define CAN_F5R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1400 #define CAN_F5R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1401 #define CAN_F5R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1402 #define CAN_F5R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1403 #define CAN_F5R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1404 #define CAN_F5R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1405
1406 /******************* Bit definition for CAN_F6R1 register *******************/
1407 #define CAN_F6R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1408 #define CAN_F6R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1409 #define CAN_F6R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1410 #define CAN_F6R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1411 #define CAN_F6R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1412 #define CAN_F6R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1413 #define CAN_F6R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1414 #define CAN_F6R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1415 #define CAN_F6R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1416 #define CAN_F6R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1417 #define CAN_F6R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1418 #define CAN_F6R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1419 #define CAN_F6R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1420 #define CAN_F6R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1421 #define CAN_F6R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1422 #define CAN_F6R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1423 #define CAN_F6R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1424 #define CAN_F6R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1425 #define CAN_F6R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1426 #define CAN_F6R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1427 #define CAN_F6R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1428 #define CAN_F6R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1429 #define CAN_F6R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1430 #define CAN_F6R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1431 #define CAN_F6R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1432 #define CAN_F6R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1433 #define CAN_F6R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1434 #define CAN_F6R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1435 #define CAN_F6R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1436 #define CAN_F6R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1437 #define CAN_F6R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1438 #define CAN_F6R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1439
1440 /******************* Bit definition for CAN_F7R1 register *******************/
1441 #define CAN_F7R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1442 #define CAN_F7R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1443 #define CAN_F7R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1444 #define CAN_F7R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1445 #define CAN_F7R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1446 #define CAN_F7R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1447 #define CAN_F7R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1448 #define CAN_F7R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1449 #define CAN_F7R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1450 #define CAN_F7R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1451 #define CAN_F7R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1452 #define CAN_F7R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1453 #define CAN_F7R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1454 #define CAN_F7R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1455 #define CAN_F7R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1456 #define CAN_F7R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1457 #define CAN_F7R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1458 #define CAN_F7R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1459 #define CAN_F7R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1460 #define CAN_F7R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1461 #define CAN_F7R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1462 #define CAN_F7R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1463 #define CAN_F7R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1464 #define CAN_F7R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1465 #define CAN_F7R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1466 #define CAN_F7R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1467 #define CAN_F7R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1468 #define CAN_F7R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1469 #define CAN_F7R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1470 #define CAN_F7R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1471 #define CAN_F7R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1472 #define CAN_F7R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1473
1474 /******************* Bit definition for CAN_F8R1 register *******************/
1475 #define CAN_F8R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1476 #define CAN_F8R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1477 #define CAN_F8R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1478 #define CAN_F8R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1479 #define CAN_F8R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1480 #define CAN_F8R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1481 #define CAN_F8R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1482 #define CAN_F8R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1483 #define CAN_F8R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1484 #define CAN_F8R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1485 #define CAN_F8R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1486 #define CAN_F8R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1487 #define CAN_F8R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1488 #define CAN_F8R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1489 #define CAN_F8R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1490 #define CAN_F8R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1491 #define CAN_F8R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1492 #define CAN_F8R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1493 #define CAN_F8R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1494 #define CAN_F8R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1495 #define CAN_F8R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1496 #define CAN_F8R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1497 #define CAN_F8R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1498 #define CAN_F8R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1499 #define CAN_F8R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1500 #define CAN_F8R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1501 #define CAN_F8R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1502 #define CAN_F8R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1503 #define CAN_F8R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1504 #define CAN_F8R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1505 #define CAN_F8R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1506 #define CAN_F8R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1507
1508 /******************* Bit definition for CAN_F9R1 register *******************/
1509 #define CAN_F9R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1510 #define CAN_F9R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1511 #define CAN_F9R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1512 #define CAN_F9R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1513 #define CAN_F9R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1514 #define CAN_F9R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1515 #define CAN_F9R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1516 #define CAN_F9R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1517 #define CAN_F9R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1518 #define CAN_F9R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1519 #define CAN_F9R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1520 #define CAN_F9R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1521 #define CAN_F9R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1522 #define CAN_F9R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1523 #define CAN_F9R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1524 #define CAN_F9R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1525 #define CAN_F9R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1526 #define CAN_F9R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1527 #define CAN_F9R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1528 #define CAN_F9R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1529 #define CAN_F9R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1530 #define CAN_F9R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1531 #define CAN_F9R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1532 #define CAN_F9R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1533 #define CAN_F9R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1534 #define CAN_F9R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1535 #define CAN_F9R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1536 #define CAN_F9R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1537 #define CAN_F9R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1538 #define CAN_F9R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1539 #define CAN_F9R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1540 #define CAN_F9R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1541
1542 /******************* Bit definition for CAN_F10R1 register ******************/
1543 #define CAN_F10R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1544 #define CAN_F10R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1545 #define CAN_F10R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1546 #define CAN_F10R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1547 #define CAN_F10R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1548 #define CAN_F10R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1549 #define CAN_F10R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1550 #define CAN_F10R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1551 #define CAN_F10R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1552 #define CAN_F10R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1553 #define CAN_F10R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1554 #define CAN_F10R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1555 #define CAN_F10R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1556 #define CAN_F10R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1557 #define CAN_F10R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1558 #define CAN_F10R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1559 #define CAN_F10R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1560 #define CAN_F10R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1561 #define CAN_F10R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1562 #define CAN_F10R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1563 #define CAN_F10R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1564 #define CAN_F10R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1565 #define CAN_F10R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1566 #define CAN_F10R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1567 #define CAN_F10R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1568 #define CAN_F10R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1569 #define CAN_F10R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1570 #define CAN_F10R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1571 #define CAN_F10R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1572 #define CAN_F10R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1573 #define CAN_F10R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1574 #define CAN_F10R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1575
1576 /******************* Bit definition for CAN_F11R1 register ******************/
1577 #define CAN_F11R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1578 #define CAN_F11R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1579 #define CAN_F11R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1580 #define CAN_F11R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1581 #define CAN_F11R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1582 #define CAN_F11R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1583 #define CAN_F11R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1584 #define CAN_F11R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1585 #define CAN_F11R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1586 #define CAN_F11R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1587 #define CAN_F11R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1588 #define CAN_F11R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1589 #define CAN_F11R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1590 #define CAN_F11R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1591 #define CAN_F11R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1592 #define CAN_F11R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1593 #define CAN_F11R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1594 #define CAN_F11R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1595 #define CAN_F11R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1596 #define CAN_F11R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1597 #define CAN_F11R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1598 #define CAN_F11R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1599 #define CAN_F11R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1600 #define CAN_F11R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1601 #define CAN_F11R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1602 #define CAN_F11R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1603 #define CAN_F11R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1604 #define CAN_F11R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1605 #define CAN_F11R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1606 #define CAN_F11R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1607 #define CAN_F11R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1608 #define CAN_F11R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1609
1610 /******************* Bit definition for CAN_F12R1 register ******************/
1611 #define CAN_F12R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1612 #define CAN_F12R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1613 #define CAN_F12R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1614 #define CAN_F12R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1615 #define CAN_F12R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1616 #define CAN_F12R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1617 #define CAN_F12R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1618 #define CAN_F12R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1619 #define CAN_F12R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1620 #define CAN_F12R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1621 #define CAN_F12R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1622 #define CAN_F12R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1623 #define CAN_F12R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1624 #define CAN_F12R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1625 #define CAN_F12R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1626 #define CAN_F12R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1627 #define CAN_F12R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1628 #define CAN_F12R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1629 #define CAN_F12R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1630 #define CAN_F12R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1631 #define CAN_F12R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1632 #define CAN_F12R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1633 #define CAN_F12R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1634 #define CAN_F12R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1635 #define CAN_F12R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1636 #define CAN_F12R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1637 #define CAN_F12R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1638 #define CAN_F12R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1639 #define CAN_F12R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1640 #define CAN_F12R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1641 #define CAN_F12R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1642 #define CAN_F12R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1643
1644 /******************* Bit definition for CAN_F13R1 register ******************/
1645 #define CAN_F13R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1646 #define CAN_F13R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1647 #define CAN_F13R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1648 #define CAN_F13R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1649 #define CAN_F13R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1650 #define CAN_F13R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1651 #define CAN_F13R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1652 #define CAN_F13R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1653 #define CAN_F13R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1654 #define CAN_F13R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1655 #define CAN_F13R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1656 #define CAN_F13R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1657 #define CAN_F13R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1658 #define CAN_F13R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1659 #define CAN_F13R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1660 #define CAN_F13R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1661 #define CAN_F13R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1662 #define CAN_F13R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1663 #define CAN_F13R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1664 #define CAN_F13R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1665 #define CAN_F13R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1666 #define CAN_F13R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1667 #define CAN_F13R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1668 #define CAN_F13R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1669 #define CAN_F13R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1670 #define CAN_F13R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1671 #define CAN_F13R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1672 #define CAN_F13R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1673 #define CAN_F13R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1674 #define CAN_F13R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1675 #define CAN_F13R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1676 #define CAN_F13R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1677
1678 /******************* Bit definition for CAN_F0R2 register *******************/
1679 #define CAN_F0R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1680 #define CAN_F0R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1681 #define CAN_F0R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1682 #define CAN_F0R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1683 #define CAN_F0R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1684 #define CAN_F0R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1685 #define CAN_F0R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1686 #define CAN_F0R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1687 #define CAN_F0R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1688 #define CAN_F0R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1689 #define CAN_F0R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1690 #define CAN_F0R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1691 #define CAN_F0R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1692 #define CAN_F0R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1693 #define CAN_F0R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1694 #define CAN_F0R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1695 #define CAN_F0R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1696 #define CAN_F0R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1697 #define CAN_F0R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1698 #define CAN_F0R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1699 #define CAN_F0R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1700 #define CAN_F0R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1701 #define CAN_F0R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1702 #define CAN_F0R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1703 #define CAN_F0R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1704 #define CAN_F0R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1705 #define CAN_F0R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1706 #define CAN_F0R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1707 #define CAN_F0R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1708 #define CAN_F0R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1709 #define CAN_F0R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1710 #define CAN_F0R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1711
1712 /******************* Bit definition for CAN_F1R2 register *******************/
1713 #define CAN_F1R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1714 #define CAN_F1R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1715 #define CAN_F1R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1716 #define CAN_F1R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1717 #define CAN_F1R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1718 #define CAN_F1R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1719 #define CAN_F1R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1720 #define CAN_F1R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1721 #define CAN_F1R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1722 #define CAN_F1R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1723 #define CAN_F1R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1724 #define CAN_F1R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1725 #define CAN_F1R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1726 #define CAN_F1R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1727 #define CAN_F1R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1728 #define CAN_F1R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1729 #define CAN_F1R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1730 #define CAN_F1R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1731 #define CAN_F1R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1732 #define CAN_F1R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1733 #define CAN_F1R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1734 #define CAN_F1R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1735 #define CAN_F1R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1736 #define CAN_F1R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1737 #define CAN_F1R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1738 #define CAN_F1R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1739 #define CAN_F1R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1740 #define CAN_F1R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1741 #define CAN_F1R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1742 #define CAN_F1R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1743 #define CAN_F1R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1744 #define CAN_F1R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1745
1746 /******************* Bit definition for CAN_F2R2 register *******************/
1747 #define CAN_F2R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1748 #define CAN_F2R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1749 #define CAN_F2R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1750 #define CAN_F2R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1751 #define CAN_F2R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1752 #define CAN_F2R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1753 #define CAN_F2R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1754 #define CAN_F2R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1755 #define CAN_F2R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1756 #define CAN_F2R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1757 #define CAN_F2R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1758 #define CAN_F2R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1759 #define CAN_F2R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1760 #define CAN_F2R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1761 #define CAN_F2R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1762 #define CAN_F2R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1763 #define CAN_F2R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1764 #define CAN_F2R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1765 #define CAN_F2R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1766 #define CAN_F2R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1767 #define CAN_F2R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1768 #define CAN_F2R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1769 #define CAN_F2R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1770 #define CAN_F2R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1771 #define CAN_F2R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1772 #define CAN_F2R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1773 #define CAN_F2R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1774 #define CAN_F2R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1775 #define CAN_F2R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1776 #define CAN_F2R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1777 #define CAN_F2R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1778 #define CAN_F2R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1779
1780 /******************* Bit definition for CAN_F3R2 register *******************/
1781 #define CAN_F3R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1782 #define CAN_F3R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1783 #define CAN_F3R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1784 #define CAN_F3R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1785 #define CAN_F3R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1786 #define CAN_F3R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1787 #define CAN_F3R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1788 #define CAN_F3R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1789 #define CAN_F3R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1790 #define CAN_F3R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1791 #define CAN_F3R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1792 #define CAN_F3R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1793 #define CAN_F3R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1794 #define CAN_F3R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1795 #define CAN_F3R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1796 #define CAN_F3R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1797 #define CAN_F3R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1798 #define CAN_F3R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1799 #define CAN_F3R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1800 #define CAN_F3R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1801 #define CAN_F3R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1802 #define CAN_F3R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1803 #define CAN_F3R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1804 #define CAN_F3R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1805 #define CAN_F3R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1806 #define CAN_F3R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1807 #define CAN_F3R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1808 #define CAN_F3R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1809 #define CAN_F3R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1810 #define CAN_F3R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1811 #define CAN_F3R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1812 #define CAN_F3R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1813
1814 /******************* Bit definition for CAN_F4R2 register *******************/
1815 #define CAN_F4R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1816 #define CAN_F4R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1817 #define CAN_F4R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1818 #define CAN_F4R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1819 #define CAN_F4R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1820 #define CAN_F4R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1821 #define CAN_F4R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1822 #define CAN_F4R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1823 #define CAN_F4R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1824 #define CAN_F4R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1825 #define CAN_F4R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1826 #define CAN_F4R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1827 #define CAN_F4R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1828 #define CAN_F4R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1829 #define CAN_F4R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1830 #define CAN_F4R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1831 #define CAN_F4R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1832 #define CAN_F4R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1833 #define CAN_F4R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1834 #define CAN_F4R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1835 #define CAN_F4R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1836 #define CAN_F4R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1837 #define CAN_F4R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1838 #define CAN_F4R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1839 #define CAN_F4R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1840 #define CAN_F4R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1841 #define CAN_F4R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1842 #define CAN_F4R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1843 #define CAN_F4R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1844 #define CAN_F4R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1845 #define CAN_F4R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1846 #define CAN_F4R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1847
1848 /******************* Bit definition for CAN_F5R2 register *******************/
1849 #define CAN_F5R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1850 #define CAN_F5R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1851 #define CAN_F5R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1852 #define CAN_F5R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1853 #define CAN_F5R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1854 #define CAN_F5R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1855 #define CAN_F5R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1856 #define CAN_F5R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1857 #define CAN_F5R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1858 #define CAN_F5R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1859 #define CAN_F5R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1860 #define CAN_F5R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1861 #define CAN_F5R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1862 #define CAN_F5R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1863 #define CAN_F5R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1864 #define CAN_F5R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1865 #define CAN_F5R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1866 #define CAN_F5R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1867 #define CAN_F5R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1868 #define CAN_F5R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1869 #define CAN_F5R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1870 #define CAN_F5R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1871 #define CAN_F5R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1872 #define CAN_F5R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1873 #define CAN_F5R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1874 #define CAN_F5R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1875 #define CAN_F5R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1876 #define CAN_F5R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1877 #define CAN_F5R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1878 #define CAN_F5R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1879 #define CAN_F5R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1880 #define CAN_F5R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1881
1882 /******************* Bit definition for CAN_F6R2 register *******************/
1883 #define CAN_F6R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1884 #define CAN_F6R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1885 #define CAN_F6R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1886 #define CAN_F6R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1887 #define CAN_F6R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1888 #define CAN_F6R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1889 #define CAN_F6R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1890 #define CAN_F6R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1891 #define CAN_F6R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1892 #define CAN_F6R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1893 #define CAN_F6R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1894 #define CAN_F6R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1895 #define CAN_F6R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1896 #define CAN_F6R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1897 #define CAN_F6R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1898 #define CAN_F6R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1899 #define CAN_F6R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1900 #define CAN_F6R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1901 #define CAN_F6R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1902 #define CAN_F6R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1903 #define CAN_F6R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1904 #define CAN_F6R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1905 #define CAN_F6R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1906 #define CAN_F6R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1907 #define CAN_F6R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1908 #define CAN_F6R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1909 #define CAN_F6R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1910 #define CAN_F6R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1911 #define CAN_F6R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1912 #define CAN_F6R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1913 #define CAN_F6R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1914 #define CAN_F6R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1915
1916 /******************* Bit definition for CAN_F7R2 register *******************/
1917 #define CAN_F7R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1918 #define CAN_F7R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1919 #define CAN_F7R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1920 #define CAN_F7R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1921 #define CAN_F7R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1922 #define CAN_F7R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1923 #define CAN_F7R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1924 #define CAN_F7R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1925 #define CAN_F7R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1926 #define CAN_F7R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1927 #define CAN_F7R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1928 #define CAN_F7R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1929 #define CAN_F7R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1930 #define CAN_F7R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1931 #define CAN_F7R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1932 #define CAN_F7R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1933 #define CAN_F7R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1934 #define CAN_F7R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1935 #define CAN_F7R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1936 #define CAN_F7R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1937 #define CAN_F7R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1938 #define CAN_F7R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1939 #define CAN_F7R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1940 #define CAN_F7R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1941 #define CAN_F7R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1942 #define CAN_F7R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1943 #define CAN_F7R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1944 #define CAN_F7R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1945 #define CAN_F7R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1946 #define CAN_F7R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1947 #define CAN_F7R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1948 #define CAN_F7R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1949
1950 /******************* Bit definition for CAN_F8R2 register *******************/
1951 #define CAN_F8R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1952 #define CAN_F8R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1953 #define CAN_F8R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1954 #define CAN_F8R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1955 #define CAN_F8R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1956 #define CAN_F8R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1957 #define CAN_F8R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1958 #define CAN_F8R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1959 #define CAN_F8R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1960 #define CAN_F8R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1961 #define CAN_F8R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1962 #define CAN_F8R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1963 #define CAN_F8R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1964 #define CAN_F8R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1965 #define CAN_F8R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
1966 #define CAN_F8R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
1967 #define CAN_F8R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
1968 #define CAN_F8R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
1969 #define CAN_F8R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
1970 #define CAN_F8R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
1971 #define CAN_F8R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
1972 #define CAN_F8R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
1973 #define CAN_F8R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
1974 #define CAN_F8R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
1975 #define CAN_F8R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
1976 #define CAN_F8R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
1977 #define CAN_F8R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
1978 #define CAN_F8R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
1979 #define CAN_F8R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
1980 #define CAN_F8R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
1981 #define CAN_F8R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
1982 #define CAN_F8R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
1983
1984 /******************* Bit definition for CAN_F9R2 register *******************/
1985 #define CAN_F9R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
1986 #define CAN_F9R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
1987 #define CAN_F9R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
1988 #define CAN_F9R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
1989 #define CAN_F9R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
1990 #define CAN_F9R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
1991 #define CAN_F9R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
1992 #define CAN_F9R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
1993 #define CAN_F9R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
1994 #define CAN_F9R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
1995 #define CAN_F9R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
1996 #define CAN_F9R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
1997 #define CAN_F9R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
1998 #define CAN_F9R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
1999 #define CAN_F9R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2000 #define CAN_F9R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2001 #define CAN_F9R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2002 #define CAN_F9R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2003 #define CAN_F9R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2004 #define CAN_F9R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2005 #define CAN_F9R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2006 #define CAN_F9R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2007 #define CAN_F9R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2008 #define CAN_F9R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2009 #define CAN_F9R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2010 #define CAN_F9R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2011 #define CAN_F9R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2012 #define CAN_F9R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2013 #define CAN_F9R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2014 #define CAN_F9R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2015 #define CAN_F9R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2016 #define CAN_F9R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2017
2018 /******************* Bit definition for CAN_F10R2 register ******************/
2019 #define CAN_F10R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2020 #define CAN_F10R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2021 #define CAN_F10R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2022 #define CAN_F10R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2023 #define CAN_F10R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2024 #define CAN_F10R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2025 #define CAN_F10R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2026 #define CAN_F10R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2027 #define CAN_F10R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2028 #define CAN_F10R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2029 #define CAN_F10R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2030 #define CAN_F10R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2031 #define CAN_F10R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2032 #define CAN_F10R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2033 #define CAN_F10R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2034 #define CAN_F10R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2035 #define CAN_F10R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2036 #define CAN_F10R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2037 #define CAN_F10R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2038 #define CAN_F10R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2039 #define CAN_F10R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2040 #define CAN_F10R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2041 #define CAN_F10R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2042 #define CAN_F10R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2043 #define CAN_F10R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2044 #define CAN_F10R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2045 #define CAN_F10R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2046 #define CAN_F10R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2047 #define CAN_F10R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2048 #define CAN_F10R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2049 #define CAN_F10R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2050 #define CAN_F10R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2051
2052 /******************* Bit definition for CAN_F11R2 register ******************/
2053 #define CAN_F11R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2054 #define CAN_F11R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2055 #define CAN_F11R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2056 #define CAN_F11R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2057 #define CAN_F11R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2058 #define CAN_F11R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2059 #define CAN_F11R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2060 #define CAN_F11R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2061 #define CAN_F11R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2062 #define CAN_F11R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2063 #define CAN_F11R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2064 #define CAN_F11R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2065 #define CAN_F11R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2066 #define CAN_F11R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2067 #define CAN_F11R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2068 #define CAN_F11R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2069 #define CAN_F11R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2070 #define CAN_F11R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2071 #define CAN_F11R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2072 #define CAN_F11R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2073 #define CAN_F11R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2074 #define CAN_F11R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2075 #define CAN_F11R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2076 #define CAN_F11R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2077 #define CAN_F11R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2078 #define CAN_F11R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2079 #define CAN_F11R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2080 #define CAN_F11R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2081 #define CAN_F11R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2082 #define CAN_F11R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2083 #define CAN_F11R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2084 #define CAN_F11R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2085
2086 /******************* Bit definition for CAN_F12R2 register ******************/
2087 #define CAN_F12R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2088 #define CAN_F12R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2089 #define CAN_F12R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2090 #define CAN_F12R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2091 #define CAN_F12R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2092 #define CAN_F12R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2093 #define CAN_F12R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2094 #define CAN_F12R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2095 #define CAN_F12R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2096 #define CAN_F12R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2097 #define CAN_F12R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2098 #define CAN_F12R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2099 #define CAN_F12R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2100 #define CAN_F12R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2101 #define CAN_F12R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2102 #define CAN_F12R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2103 #define CAN_F12R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2104 #define CAN_F12R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2105 #define CAN_F12R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2106 #define CAN_F12R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2107 #define CAN_F12R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2108 #define CAN_F12R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2109 #define CAN_F12R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2110 #define CAN_F12R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2111 #define CAN_F12R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2112 #define CAN_F12R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2113 #define CAN_F12R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2114 #define CAN_F12R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2115 #define CAN_F12R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2116 #define CAN_F12R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2117 #define CAN_F12R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2118 #define CAN_F12R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2119
2120 /******************* Bit definition for CAN_F13R2 register ******************/
2121 #define CAN_F13R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2122 #define CAN_F13R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2123 #define CAN_F13R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2124 #define CAN_F13R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2125 #define CAN_F13R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2126 #define CAN_F13R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2127 #define CAN_F13R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2128 #define CAN_F13R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2129 #define CAN_F13R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2130 #define CAN_F13R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2131 #define CAN_F13R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2132 #define CAN_F13R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2133 #define CAN_F13R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2134 #define CAN_F13R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2135 #define CAN_F13R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2136 #define CAN_F13R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2137 #define CAN_F13R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2138 #define CAN_F13R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2139 #define CAN_F13R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2140 #define CAN_F13R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2141 #define CAN_F13R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2142 #define CAN_F13R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2143 #define CAN_F13R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2144 #define CAN_F13R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2145 #define CAN_F13R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2146 #define CAN_F13R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2147 #define CAN_F13R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2148 #define CAN_F13R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2149 #define CAN_F13R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2150 #define CAN_F13R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2151 #define CAN_F13R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2152 #define CAN_F13R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2153
2154 /******************************************************************************/
2155 /* */
2156 /* HDMI-CEC (CEC) */
2157 /* */
2158 /******************************************************************************/
2159
2160 /******************* Bit definition for CEC_CR register *********************/
2161 #define CEC_CR_CECEN ((uint32_t)0x00000001) /*!< CEC Enable */
2162 #define CEC_CR_TXSOM ((uint32_t)0x00000002) /*!< CEC Tx Start Of Message */
2163 #define CEC_CR_TXEOM ((uint32_t)0x00000004) /*!< CEC Tx End Of Message */
2164
2165 /******************* Bit definition for CEC_CFGR register *******************/
2166 #define CEC_CFGR_SFT ((uint32_t)0x00000007) /*!< CEC Signal Free Time */
2167 #define CEC_CFGR_RXTOL ((uint32_t)0x00000008) /*!< CEC Tolerance */
2168 #define CEC_CFGR_BRESTP ((uint32_t)0x00000010) /*!< CEC Rx Stop */
2169 #define CEC_CFGR_BREGEN ((uint32_t)0x00000020) /*!< CEC Bit Rising Error generation */
2170 #define CEC_CFGR_LBPEGEN ((uint32_t)0x00000040) /*!< CEC Long Bit Period Error gener. */
2171 #define CEC_CFGR_BRDNOGEN ((uint32_t)0x00000080) /*!< CEC Broadcast No Error generation */
2172 #define CEC_CFGR_SFTOPT ((uint32_t)0x00000100) /*!< CEC Signal Free Time optional */
2173 #define CEC_CFGR_OAR ((uint32_t)0x7FFF0000) /*!< CEC Own Address */
2174 #define CEC_CFGR_LSTN ((uint32_t)0x80000000) /*!< CEC Listen mode */
2175
2176 /******************* Bit definition for CEC_TXDR register *******************/
2177 #define CEC_TXDR_TXD ((uint32_t)0x000000FF) /*!< CEC Tx Data */
2178
2179 /******************* Bit definition for CEC_RXDR register *******************/
2180 #define CEC_TXDR_RXD ((uint32_t)0x000000FF) /*!< CEC Rx Data */
2181
2182 /******************* Bit definition for CEC_ISR register ********************/
2183 #define CEC_ISR_RXBR ((uint32_t)0x00000001) /*!< CEC Rx-Byte Received */
2184 #define CEC_ISR_RXEND ((uint32_t)0x00000002) /*!< CEC End Of Reception */
2185 #define CEC_ISR_RXOVR ((uint32_t)0x00000004) /*!< CEC Rx-Overrun */
2186 #define CEC_ISR_BRE ((uint32_t)0x00000008) /*!< CEC Rx Bit Rising Error */
2187 #define CEC_ISR_SBPE ((uint32_t)0x00000010) /*!< CEC Rx Short Bit period Error */
2188 #define CEC_ISR_LBPE ((uint32_t)0x00000020) /*!< CEC Rx Long Bit period Error */
2189 #define CEC_ISR_RXACKE ((uint32_t)0x00000040) /*!< CEC Rx Missing Acknowledge */
2190 #define CEC_ISR_ARBLST ((uint32_t)0x00000080) /*!< CEC Arbitration Lost */
2191 #define CEC_ISR_TXBR ((uint32_t)0x00000100) /*!< CEC Tx Byte Request */
2192 #define CEC_ISR_TXEND ((uint32_t)0x00000200) /*!< CEC End of Transmission */
2193 #define CEC_ISR_TXUDR ((uint32_t)0x00000400) /*!< CEC Tx-Buffer Underrun */
2194 #define CEC_ISR_TXERR ((uint32_t)0x00000800) /*!< CEC Tx-Error */
2195 #define CEC_ISR_TXACKE ((uint32_t)0x00001000) /*!< CEC Tx Missing Acknowledge */
2196
2197 /******************* Bit definition for CEC_IER register ********************/
2198 #define CEC_IER_RXBRIE ((uint32_t)0x00000001) /*!< CEC Rx-Byte Received IT Enable */
2199 #define CEC_IER_RXENDIE ((uint32_t)0x00000002) /*!< CEC End Of Reception IT Enable */
2200 #define CEC_IER_RXOVRIE ((uint32_t)0x00000004) /*!< CEC Rx-Overrun IT Enable */
2201 #define CEC_IER_BREIE ((uint32_t)0x00000008) /*!< CEC Rx Bit Rising Error IT Enable */
2202 #define CEC_IER_SBPEIE ((uint32_t)0x00000010) /*!< CEC Rx Short Bit period Error IT Enable*/
2203 #define CEC_IER_LBPEIE ((uint32_t)0x00000020) /*!< CEC Rx Long Bit period Error IT Enable */
2204 #define CEC_IER_RXACKEIE ((uint32_t)0x00000040) /*!< CEC Rx Missing Acknowledge IT Enable */
2205 #define CEC_IER_ARBLSTIE ((uint32_t)0x00000080) /*!< CEC Arbitration Lost IT Enable */
2206 #define CEC_IER_TXBRIE ((uint32_t)0x00000100) /*!< CEC Tx Byte Request IT Enable */
2207 #define CEC_IER_TXENDIE ((uint32_t)0x00000200) /*!< CEC End of Transmission IT Enable */
2208 #define CEC_IER_TXUDRIE ((uint32_t)0x00000400) /*!< CEC Tx-Buffer Underrun IT Enable */
2209 #define CEC_IER_TXERRIE ((uint32_t)0x00000800) /*!< CEC Tx-Error IT Enable */
2210 #define CEC_IER_TXACKEIE ((uint32_t)0x00001000) /*!< CEC Tx Missing Acknowledge IT Enable */
2211
2212
2213 /******************************************************************************/
2214 /* */
2215 /* Analog Comparators (COMP) */
2216 /* */
2217 /******************************************************************************/
2218 /*********************** Bit definition for COMP_CSR register ***************/
2219 /* COMP1 bits definition */
2220 #define COMP_CSR_COMP1EN ((uint32_t)0x00000001) /*!< COMP1 enable */
2221 #define COMP_CSR_COMP1SW1 ((uint32_t)0x00000002) /*!< SW1 switch control */
2222 #define COMP_CSR_COMP1MODE ((uint32_t)0x0000000C) /*!< COMP1 power mode */
2223 #define COMP_CSR_COMP1MODE_0 ((uint32_t)0x00000004) /*!< COMP1 power mode bit 0 */
2224 #define COMP_CSR_COMP1MODE_1 ((uint32_t)0x00000008) /*!< COMP1 power mode bit 1 */
2225 #define COMP_CSR_COMP1INSEL ((uint32_t)0x00000070) /*!< COMP1 inverting input select */
2226 #define COMP_CSR_COMP1INSEL_0 ((uint32_t)0x00000010) /*!< COMP1 inverting input select bit 0 */
2227 #define COMP_CSR_COMP1INSEL_1 ((uint32_t)0x00000020) /*!< COMP1 inverting input select bit 1 */
2228 #define COMP_CSR_COMP1INSEL_2 ((uint32_t)0x00000040) /*!< COMP1 inverting input select bit 2 */
2229 #define COMP_CSR_COMP1OUTSEL ((uint32_t)0x00000700) /*!< COMP1 output select */
2230 #define COMP_CSR_COMP1OUTSEL_0 ((uint32_t)0x00000100) /*!< COMP1 output select bit 0 */
2231 #define COMP_CSR_COMP1OUTSEL_1 ((uint32_t)0x00000200) /*!< COMP1 output select bit 1 */
2232 #define COMP_CSR_COMP1OUTSEL_2 ((uint32_t)0x00000400) /*!< COMP1 output select bit 2 */
2233 #define COMP_CSR_COMP1POL ((uint32_t)0x00000800) /*!< COMP1 output polarity */
2234 #define COMP_CSR_COMP1HYST ((uint32_t)0x00003000) /*!< COMP1 hysteresis */
2235 #define COMP_CSR_COMP1HYST_0 ((uint32_t)0x00001000) /*!< COMP1 hysteresis bit 0 */
2236 #define COMP_CSR_COMP1HYST_1 ((uint32_t)0x00002000) /*!< COMP1 hysteresis bit 1 */
2237 #define COMP_CSR_COMP1OUT ((uint32_t)0x00004000) /*!< COMP1 output level */
2238 #define COMP_CSR_COMP1LOCK ((uint32_t)0x00008000) /*!< COMP1 lock */
2239 /* COMP2 bits definition */
2240 #define COMP_CSR_COMP2EN ((uint32_t)0x00010000) /*!< COMP2 enable */
2241 #define COMP_CSR_COMP2MODE ((uint32_t)0x000C0000) /*!< COMP2 power mode */
2242 #define COMP_CSR_COMP2MODE_0 ((uint32_t)0x00040000) /*!< COMP2 power mode bit 0 */
2243 #define COMP_CSR_COMP2MODE_1 ((uint32_t)0x00080000) /*!< COMP2 power mode bit 1 */
2244 #define COMP_CSR_COMP2INSEL ((uint32_t)0x00700000) /*!< COMP2 inverting input select */
2245 #define COMP_CSR_COMP2INSEL_0 ((uint32_t)0x00100000) /*!< COMP2 inverting input select bit 0 */
2246 #define COMP_CSR_COMP2INSEL_1 ((uint32_t)0x00200000) /*!< COMP2 inverting input select bit 1 */
2247 #define COMP_CSR_COMP2INSEL_2 ((uint32_t)0x00400000) /*!< COMP2 inverting input select bit 2 */
2248 #define COMP_CSR_WNDWEN ((uint32_t)0x00800000) /*!< Comparators window mode enable */
2249 #define COMP_CSR_COMP2OUTSEL ((uint32_t)0x07000000) /*!< COMP2 output select */
2250 #define COMP_CSR_COMP2OUTSEL_0 ((uint32_t)0x01000000) /*!< COMP2 output select bit 0 */
2251 #define COMP_CSR_COMP2OUTSEL_1 ((uint32_t)0x02000000) /*!< COMP2 output select bit 1 */
2252 #define COMP_CSR_COMP2OUTSEL_2 ((uint32_t)0x04000000) /*!< COMP2 output select bit 2 */
2253 #define COMP_CSR_COMP2POL ((uint32_t)0x08000000) /*!< COMP2 output polarity */
2254 #define COMP_CSR_COMP2HYST ((uint32_t)0x30000000) /*!< COMP2 hysteresis */
2255 #define COMP_CSR_COMP2HYST_0 ((uint32_t)0x10000000) /*!< COMP2 hysteresis bit 0 */
2256 #define COMP_CSR_COMP2HYST_1 ((uint32_t)0x20000000) /*!< COMP2 hysteresis bit 1 */
2257 #define COMP_CSR_COMP2OUT ((uint32_t)0x40000000) /*!< COMP2 output level */
2258 #define COMP_CSR_COMP2LOCK ((uint32_t)0x80000000) /*!< COMP2 lock */
2259 /* COMPx bits definition */
2260 #define COMP_CSR_COMPxEN ((uint16_t)0x0001) /*!< COMPx enable */
2261 #define COMP_CSR_COMPxMODE ((uint16_t)0x000C) /*!< COMPx power mode */
2262 #define COMP_CSR_COMPxMODE_0 ((uint16_t)0x0004) /*!< COMPx power mode bit 0 */
2263 #define COMP_CSR_COMPxMODE_1 ((uint16_t)0x0008) /*!< COMPx power mode bit 1 */
2264 #define COMP_CSR_COMPxINSEL ((uint16_t)0x0070) /*!< COMPx inverting input select */
2265 #define COMP_CSR_COMPxINSEL_0 ((uint16_t)0x0010) /*!< COMPx inverting input select bit 0 */
2266 #define COMP_CSR_COMPxINSEL_1 ((uint16_t)0x0020) /*!< COMPx inverting input select bit 1 */
2267 #define COMP_CSR_COMPxINSEL_2 ((uint16_t)0x0040) /*!< COMPx inverting input select bit 2 */
2268 #define COMP_CSR_COMPxOUTSEL ((uint16_t)0x0700) /*!< COMPx output select */
2269 #define COMP_CSR_COMPxOUTSEL_0 ((uint16_t)0x0100) /*!< COMPx output select bit 0 */
2270 #define COMP_CSR_COMPxOUTSEL_1 ((uint16_t)0x0200) /*!< COMPx output select bit 1 */
2271 #define COMP_CSR_COMPxOUTSEL_2 ((uint16_t)0x0400) /*!< COMPx output select bit 2 */
2272 #define COMP_CSR_COMPxPOL ((uint16_t)0x0800) /*!< COMPx output polarity */
2273 #define COMP_CSR_COMPxHYST ((uint16_t)0x3000) /*!< COMPx hysteresis */
2274 #define COMP_CSR_COMPxHYST_0 ((uint16_t)0x1000) /*!< COMPx hysteresis bit 0 */
2275 #define COMP_CSR_COMPxHYST_1 ((uint16_t)0x2000) /*!< COMPx hysteresis bit 1 */
2276 #define COMP_CSR_COMPxOUT ((uint16_t)0x4000) /*!< COMPx output level */
2277 #define COMP_CSR_COMPxLOCK ((uint16_t)0x8000) /*!< COMPx lock */
2278
2279 /******************************************************************************/
2280 /* */
2281 /* CRC calculation unit (CRC) */
2282 /* */
2283 /******************************************************************************/
2284 /******************* Bit definition for CRC_DR register *********************/
2285 #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */
2286
2287 /******************* Bit definition for CRC_IDR register ********************/
2288 #define CRC_IDR_IDR ((uint8_t)0xFF) /*!< General-purpose 8-bit data register bits */
2289
2290 /******************** Bit definition for CRC_CR register ********************/
2291 #define CRC_CR_RESET ((uint32_t)0x00000001) /*!< RESET the CRC computation unit bit */
2292 #define CRC_CR_POLYSIZE ((uint32_t)0x00000018) /*!< Polynomial size bits */
2293 #define CRC_CR_POLYSIZE_0 ((uint32_t)0x00000008) /*!< Polynomial size bit 0 */
2294 #define CRC_CR_POLYSIZE_1 ((uint32_t)0x00000010) /*!< Polynomial size bit 1 */
2295 #define CRC_CR_REV_IN ((uint32_t)0x00000060) /*!< REV_IN Reverse Input Data bits */
2296 #define CRC_CR_REV_IN_0 ((uint32_t)0x00000020) /*!< REV_IN Bit 0 */
2297 #define CRC_CR_REV_IN_1 ((uint32_t)0x00000040) /*!< REV_IN Bit 1 */
2298 #define CRC_CR_REV_OUT ((uint32_t)0x00000080) /*!< REV_OUT Reverse Output Data bits */
2299
2300 /******************* Bit definition for CRC_INIT register *******************/
2301 #define CRC_INIT_INIT ((uint32_t)0xFFFFFFFF) /*!< Initial CRC value bits */
2302
2303 /******************* Bit definition for CRC_POL register ********************/
2304 #define CRC_POL_POL ((uint32_t)0xFFFFFFFF) /*!< Coefficients of the polynomial */
2305
2306 /******************************************************************************/
2307 /* */
2308 /* CRS Clock Recovery System */
2309 /******************************************************************************/
2310
2311 /******************* Bit definition for CRS_CR register *********************/
2312 #define CRS_CR_SYNCOKIE ((uint32_t)0x00000001) /* SYNC event OK interrupt enable */
2313 #define CRS_CR_SYNCWARNIE ((uint32_t)0x00000002) /* SYNC warning interrupt enable */
2314 #define CRS_CR_ERRIE ((uint32_t)0x00000004) /* SYNC error interrupt enable */
2315 #define CRS_CR_ESYNCIE ((uint32_t)0x00000008) /* Expected SYNC(ESYNCF) interrupt Enable*/
2316 #define CRS_CR_CEN ((uint32_t)0x00000020) /* Frequency error counter enable */
2317 #define CRS_CR_AUTOTRIMEN ((uint32_t)0x00000040) /* Automatic trimming enable */
2318 #define CRS_CR_SWSYNC ((uint32_t)0x00000080) /* A Software SYNC event is generated */
2319 #define CRS_CR_TRIM ((uint32_t)0x00003F00) /* HSI48 oscillator smooth trimming */
2320
2321 /******************* Bit definition for CRS_CFGR register *********************/
2322 #define CRS_CFGR_RELOAD ((uint32_t)0x0000FFFF) /* Counter reload value */
2323 #define CRS_CFGR_FELIM ((uint32_t)0x00FF0000) /* Frequency error limit */
2324
2325 #define CRS_CFGR_SYNCDIV ((uint32_t)0x07000000) /* SYNC divider */
2326 #define CRS_CFGR_SYNCDIV_0 ((uint32_t)0x01000000) /* Bit 0 */
2327 #define CRS_CFGR_SYNCDIV_1 ((uint32_t)0x02000000) /* Bit 1 */
2328 #define CRS_CFGR_SYNCDIV_2 ((uint32_t)0x04000000) /* Bit 2 */
2329
2330 #define CRS_CFGR_SYNCSRC ((uint32_t)0x30000000) /* SYNC signal source selection */
2331 #define CRS_CFGR_SYNCSRC_0 ((uint32_t)0x10000000) /* Bit 0 */
2332 #define CRS_CFGR_SYNCSRC_1 ((uint32_t)0x20000000) /* Bit 1 */
2333
2334 #define CRS_CFGR_SYNCPOL ((uint32_t)0x80000000) /* SYNC polarity selection */
2335
2336 /******************* Bit definition for CRS_ISR register *********************/
2337 #define CRS_ISR_SYNCOKF ((uint32_t)0x00000001) /* SYNC event OK flag */
2338 #define CRS_ISR_SYNCWARNF ((uint32_t)0x00000002) /* SYNC warning */
2339 #define CRS_ISR_ERRF ((uint32_t)0x00000004) /* SYNC error flag */
2340 #define CRS_ISR_ESYNCF ((uint32_t)0x00000008) /* Expected SYNC flag */
2341 #define CRS_ISR_SYNCERR ((uint32_t)0x00000100) /* SYNC error */
2342 #define CRS_ISR_SYNCMISS ((uint32_t)0x00000200) /* SYNC missed */
2343 #define CRS_ISR_TRIMOVF ((uint32_t)0x00000400) /* Trimming overflow or underflow */
2344 #define CRS_ISR_FEDIR ((uint32_t)0x00008000) /* Frequency error direction */
2345 #define CRS_ISR_FECAP ((uint32_t)0xFFFF0000) /* Frequency error capture */
2346
2347 /******************* Bit definition for CRS_ICR register *********************/
2348 #define CRS_ICR_SYNCOKC ((uint32_t)0x00000001) /* SYNC event OK clear flag */
2349 #define CRS_ICR_SYNCWARNC ((uint32_t)0x00000002) /* SYNC warning clear flag */
2350 #define CRS_ICR_ERRC ((uint32_t)0x00000004) /* Error clear flag */
2351 #define CRS_ICR_ESYNCC ((uint32_t)0x00000008) /* Expected SYNC clear flag */
2352
2353 /******************************************************************************/
2354 /* */
2355 /* Digital to Analog Converter (DAC) */
2356 /* */
2357 /******************************************************************************/
2358 /******************** Bit definition for DAC_CR register ********************/
2359 #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!< DAC channel1 enable */
2360 #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!< DAC channel1 output buffer disable */
2361 #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!< DAC channel1 Trigger enable */
2362
2363 #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
2364 #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!< Bit 0 */
2365 #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!< Bit 1 */
2366 #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!< Bit 2 */
2367
2368 #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
2369 #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!< Bit 0 */
2370 #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!< Bit 1 */
2371
2372 #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
2373 #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!< Bit 0 */
2374 #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!< Bit 1 */
2375 #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!< Bit 2 */
2376 #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!< Bit 3 */
2377
2378 #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!< DAC channel1 DMA enable */
2379 #define DAC_CR_DMAUDRIE1 ((uint32_t)0x00002000) /*!< DAC channel1 DMA Underrun Interrupt enable */
2380
2381 #define DAC_CR_EN2 ((uint32_t)0x00010000) /*!< DAC channel2 enable */
2382 #define DAC_CR_BOFF2 ((uint32_t)0x00020000) /*!< DAC channel2 output buffer disable */
2383 #define DAC_CR_TEN2 ((uint32_t)0x00040000) /*!< DAC channel2 Trigger enable */
2384
2385 #define DAC_CR_TSEL2 ((uint32_t)0x00380000) /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */
2386 #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000) /*!< Bit 0 */
2387 #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000) /*!< Bit 1 */
2388 #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000) /*!< Bit 2 */
2389
2390 #define DAC_CR_WAVE2 ((uint32_t)0x00C00000) /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
2391 #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000) /*!< Bit 0 */
2392 #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000) /*!< Bit 1 */
2393
2394 #define DAC_CR_MAMP2 ((uint32_t)0x0F000000) /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
2395 #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000) /*!< Bit 0 */
2396 #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000) /*!< Bit 1 */
2397 #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000) /*!< Bit 2 */
2398 #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000) /*!< Bit 3 */
2399
2400 #define DAC_CR_DMAEN2 ((uint32_t)0x10000000) /*!< DAC channel2 DMA enabled */
2401 #define DAC_CR_DMAUDRIE2 ((uint32_t)0x20000000) /*!< DAC channel2 DMA Underrun Interrupt enable */
2402
2403 /***************** Bit definition for DAC_SWTRIGR register ******************/
2404 #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x00000001) /*!< DAC channel1 software trigger */
2405 #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x00000002) /*!< DAC channel2 software trigger */
2406
2407 /***************** Bit definition for DAC_DHR12R1 register ******************/
2408 #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x00000FFF) /*!< DAC channel1 12-bit Right aligned data */
2409
2410 /***************** Bit definition for DAC_DHR12L1 register ******************/
2411 #define DAC_DHR12L1_DACC1DHR ((uint32_t)0x0000FFF0) /*!< DAC channel1 12-bit Left aligned data */
2412
2413 /****************** Bit definition for DAC_DHR8R1 register ******************/
2414 #define DAC_DHR8R1_DACC1DHR ((uint32_t)0x000000FF) /*!< DAC channel1 8-bit Right aligned data */
2415
2416 /***************** Bit definition for DAC_DHR12R2 register ******************/
2417 #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x00000FFF) /*!< DAC channel2 12-bit Right aligned data */
2418
2419 /***************** Bit definition for DAC_DHR12L2 register ******************/
2420 #define DAC_DHR12L2_DACC2DHR ((uint32_t)0x0000FFF0) /*!< DAC channel2 12-bit Left aligned data */
2421
2422 /****************** Bit definition for DAC_DHR8R2 register ******************/
2423 #define DAC_DHR8R2_DACC2DHR ((uint32_t)0x000000FF) /*!< DAC channel2 8-bit Right aligned data */
2424
2425 /***************** Bit definition for DAC_DHR12RD register ******************/
2426 #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFF) /*!< DAC channel1 12-bit Right aligned data */
2427 #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000) /*!< DAC channel2 12-bit Right aligned data */
2428
2429 /***************** Bit definition for DAC_DHR12LD register ******************/
2430 #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0) /*!< DAC channel1 12-bit Left aligned data */
2431 #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000) /*!< DAC channel2 12-bit Left aligned data */
2432
2433 /****************** Bit definition for DAC_DHR8RD register ******************/
2434 #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x000000FF) /*!< DAC channel1 8-bit Right aligned data */
2435 #define DAC_DHR8RD_DACC2DHR ((uint32_t)0x0000FF00) /*!< DAC channel2 8-bit Right aligned data */
2436
2437 /******************* Bit definition for DAC_DOR1 register *******************/
2438 #define DAC_DOR1_DACC1DOR ((uint32_t)0x00000FFF) /*!< DAC channel1 data output */
2439
2440 /******************* Bit definition for DAC_DOR2 register *******************/
2441 #define DAC_DOR2_DACC2DOR ((uint32_t)0x00000FFF) /*!< DAC channel2 data output */
2442
2443 /******************** Bit definition for DAC_SR register ********************/
2444 #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!< DAC channel1 DMA underrun flag */
2445 #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000) /*!< DAC channel2 DMA underrun flag */
2446
2447 /******************************************************************************/
2448 /* */
2449 /* Debug MCU (DBGMCU) */
2450 /* */
2451 /******************************************************************************/
2452
2453 /**************** Bit definition for DBGMCU_IDCODE register *****************/
2454 #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF) /*!< Device Identifier */
2455
2456 #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000) /*!< REV_ID[15:0] bits (Revision Identifier) */
2457 #define DBGMCU_IDCODE_REV_ID_0 ((uint32_t)0x00010000) /*!< Bit 0 */
2458 #define DBGMCU_IDCODE_REV_ID_1 ((uint32_t)0x00020000) /*!< Bit 1 */
2459 #define DBGMCU_IDCODE_REV_ID_2 ((uint32_t)0x00040000) /*!< Bit 2 */
2460 #define DBGMCU_IDCODE_REV_ID_3 ((uint32_t)0x00080000) /*!< Bit 3 */
2461 #define DBGMCU_IDCODE_REV_ID_4 ((uint32_t)0x00100000) /*!< Bit 4 */
2462 #define DBGMCU_IDCODE_REV_ID_5 ((uint32_t)0x00200000) /*!< Bit 5 */
2463 #define DBGMCU_IDCODE_REV_ID_6 ((uint32_t)0x00400000) /*!< Bit 6 */
2464 #define DBGMCU_IDCODE_REV_ID_7 ((uint32_t)0x00800000) /*!< Bit 7 */
2465 #define DBGMCU_IDCODE_REV_ID_8 ((uint32_t)0x01000000) /*!< Bit 8 */
2466 #define DBGMCU_IDCODE_REV_ID_9 ((uint32_t)0x02000000) /*!< Bit 9 */
2467 #define DBGMCU_IDCODE_REV_ID_10 ((uint32_t)0x04000000) /*!< Bit 10 */
2468 #define DBGMCU_IDCODE_REV_ID_11 ((uint32_t)0x08000000) /*!< Bit 11 */
2469 #define DBGMCU_IDCODE_REV_ID_12 ((uint32_t)0x10000000) /*!< Bit 12 */
2470 #define DBGMCU_IDCODE_REV_ID_13 ((uint32_t)0x20000000) /*!< Bit 13 */
2471 #define DBGMCU_IDCODE_REV_ID_14 ((uint32_t)0x40000000) /*!< Bit 14 */
2472 #define DBGMCU_IDCODE_REV_ID_15 ((uint32_t)0x80000000) /*!< Bit 15 */
2473
2474 /****************** Bit definition for DBGMCU_CR register *******************/
2475 #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002) /*!< Debug Stop Mode */
2476 #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004) /*!< Debug Standby mode */
2477
2478 /****************** Bit definition for DBGMCU_APB1_FZ register **************/
2479 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001) /*!< TIM2 counter stopped when core is halted */
2480 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP ((uint32_t)0x00000002) /*!< TIM3 counter stopped when core is halted */
2481 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010) /*!< TIM6 counter stopped when core is halted */
2482 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP ((uint32_t)0x00000020) /*!< TIM7 counter stopped when core is halted */
2483 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP ((uint32_t)0x00000100) /*!< TIM14 counter stopped when core is halted */
2484 #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400) /*!< RTC Calendar frozen when core is halted */
2485 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800) /*!< Debug Window Watchdog stopped when Core is halted */
2486 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000) /*!< Debug Independent Watchdog stopped when Core is halted */
2487 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00200000) /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
2488 #define DBGMCU_APB1_FZ_DBG_CAN_STOP ((uint32_t)0x02000000) /*!< CAN debug stopped when Core is halted */
2489
2490 /****************** Bit definition for DBGMCU_APB2_FZ register **************/
2491 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP ((uint32_t)0x00000800) /*!< TIM1 counter stopped when core is halted */
2492 #define DBGMCU_APB2_FZ_DBG_TIM15_STOP ((uint32_t)0x00010000) /*!< TIM15 counter stopped when core is halted */
2493 #define DBGMCU_APB2_FZ_DBG_TIM16_STOP ((uint32_t)0x00020000) /*!< TIM16 counter stopped when core is halted */
2494 #define DBGMCU_APB2_FZ_DBG_TIM17_STOP ((uint32_t)0x00040000) /*!< TIM17 counter stopped when core is halted */
2495
2496 /******************************************************************************/
2497 /* */
2498 /* DMA Controller (DMA) */
2499 /* */
2500 /******************************************************************************/
2501 /******************* Bit definition for DMA_ISR register ********************/
2502 #define DMA_ISR_GIF1 ((uint32_t)0x00000001) /*!< Channel 1 Global interrupt flag */
2503 #define DMA_ISR_TCIF1 ((uint32_t)0x00000002) /*!< Channel 1 Transfer Complete flag */
2504 #define DMA_ISR_HTIF1 ((uint32_t)0x00000004) /*!< Channel 1 Half Transfer flag */
2505 #define DMA_ISR_TEIF1 ((uint32_t)0x00000008) /*!< Channel 1 Transfer Error flag */
2506 #define DMA_ISR_GIF2 ((uint32_t)0x00000010) /*!< Channel 2 Global interrupt flag */
2507 #define DMA_ISR_TCIF2 ((uint32_t)0x00000020) /*!< Channel 2 Transfer Complete flag */
2508 #define DMA_ISR_HTIF2 ((uint32_t)0x00000040) /*!< Channel 2 Half Transfer flag */
2509 #define DMA_ISR_TEIF2 ((uint32_t)0x00000080) /*!< Channel 2 Transfer Error flag */
2510 #define DMA_ISR_GIF3 ((uint32_t)0x00000100) /*!< Channel 3 Global interrupt flag */
2511 #define DMA_ISR_TCIF3 ((uint32_t)0x00000200) /*!< Channel 3 Transfer Complete flag */
2512 #define DMA_ISR_HTIF3 ((uint32_t)0x00000400) /*!< Channel 3 Half Transfer flag */
2513 #define DMA_ISR_TEIF3 ((uint32_t)0x00000800) /*!< Channel 3 Transfer Error flag */
2514 #define DMA_ISR_GIF4 ((uint32_t)0x00001000) /*!< Channel 4 Global interrupt flag */
2515 #define DMA_ISR_TCIF4 ((uint32_t)0x00002000) /*!< Channel 4 Transfer Complete flag */
2516 #define DMA_ISR_HTIF4 ((uint32_t)0x00004000) /*!< Channel 4 Half Transfer flag */
2517 #define DMA_ISR_TEIF4 ((uint32_t)0x00008000) /*!< Channel 4 Transfer Error flag */
2518 #define DMA_ISR_GIF5 ((uint32_t)0x00010000) /*!< Channel 5 Global interrupt flag */
2519 #define DMA_ISR_TCIF5 ((uint32_t)0x00020000) /*!< Channel 5 Transfer Complete flag */
2520 #define DMA_ISR_HTIF5 ((uint32_t)0x00040000) /*!< Channel 5 Half Transfer flag */
2521 #define DMA_ISR_TEIF5 ((uint32_t)0x00080000) /*!< Channel 5 Transfer Error flag */
2522 #define DMA_ISR_GIF6 ((uint32_t)0x00100000) /*!< Channel 6 Global interrupt flag */
2523 #define DMA_ISR_TCIF6 ((uint32_t)0x00200000) /*!< Channel 6 Transfer Complete flag */
2524 #define DMA_ISR_HTIF6 ((uint32_t)0x00400000) /*!< Channel 6 Half Transfer flag */
2525 #define DMA_ISR_TEIF6 ((uint32_t)0x00800000) /*!< Channel 6 Transfer Error flag */
2526 #define DMA_ISR_GIF7 ((uint32_t)0x01000000) /*!< Channel 7 Global interrupt flag */
2527 #define DMA_ISR_TCIF7 ((uint32_t)0x02000000) /*!< Channel 7 Transfer Complete flag */
2528 #define DMA_ISR_HTIF7 ((uint32_t)0x04000000) /*!< Channel 7 Half Transfer flag */
2529 #define DMA_ISR_TEIF7 ((uint32_t)0x08000000) /*!< Channel 7 Transfer Error flag */
2530
2531 /******************* Bit definition for DMA_IFCR register *******************/
2532 #define DMA_IFCR_CGIF1 ((uint32_t)0x00000001) /*!< Channel 1 Global interrupt clear */
2533 #define DMA_IFCR_CTCIF1 ((uint32_t)0x00000002) /*!< Channel 1 Transfer Complete clear */
2534 #define DMA_IFCR_CHTIF1 ((uint32_t)0x00000004) /*!< Channel 1 Half Transfer clear */
2535 #define DMA_IFCR_CTEIF1 ((uint32_t)0x00000008) /*!< Channel 1 Transfer Error clear */
2536 #define DMA_IFCR_CGIF2 ((uint32_t)0x00000010) /*!< Channel 2 Global interrupt clear */
2537 #define DMA_IFCR_CTCIF2 ((uint32_t)0x00000020) /*!< Channel 2 Transfer Complete clear */
2538 #define DMA_IFCR_CHTIF2 ((uint32_t)0x00000040) /*!< Channel 2 Half Transfer clear */
2539 #define DMA_IFCR_CTEIF2 ((uint32_t)0x00000080) /*!< Channel 2 Transfer Error clear */
2540 #define DMA_IFCR_CGIF3 ((uint32_t)0x00000100) /*!< Channel 3 Global interrupt clear */
2541 #define DMA_IFCR_CTCIF3 ((uint32_t)0x00000200) /*!< Channel 3 Transfer Complete clear */
2542 #define DMA_IFCR_CHTIF3 ((uint32_t)0x00000400) /*!< Channel 3 Half Transfer clear */
2543 #define DMA_IFCR_CTEIF3 ((uint32_t)0x00000800) /*!< Channel 3 Transfer Error clear */
2544 #define DMA_IFCR_CGIF4 ((uint32_t)0x00001000) /*!< Channel 4 Global interrupt clear */
2545 #define DMA_IFCR_CTCIF4 ((uint32_t)0x00002000) /*!< Channel 4 Transfer Complete clear */
2546 #define DMA_IFCR_CHTIF4 ((uint32_t)0x00004000) /*!< Channel 4 Half Transfer clear */
2547 #define DMA_IFCR_CTEIF4 ((uint32_t)0x00008000) /*!< Channel 4 Transfer Error clear */
2548 #define DMA_IFCR_CGIF5 ((uint32_t)0x00010000) /*!< Channel 5 Global interrupt clear */
2549 #define DMA_IFCR_CTCIF5 ((uint32_t)0x00020000) /*!< Channel 5 Transfer Complete clear */
2550 #define DMA_IFCR_CHTIF5 ((uint32_t)0x00040000) /*!< Channel 5 Half Transfer clear */
2551 #define DMA_IFCR_CTEIF5 ((uint32_t)0x00080000) /*!< Channel 5 Transfer Error clear */
2552 #define DMA_IFCR_CGIF6 ((uint32_t)0x00100000) /*!< Channel 6 Global interrupt clear */
2553 #define DMA_IFCR_CTCIF6 ((uint32_t)0x00200000) /*!< Channel 6 Transfer Complete clear */
2554 #define DMA_IFCR_CHTIF6 ((uint32_t)0x00400000) /*!< Channel 6 Half Transfer clear */
2555 #define DMA_IFCR_CTEIF6 ((uint32_t)0x00800000) /*!< Channel 6 Transfer Error clear */
2556 #define DMA_IFCR_CGIF7 ((uint32_t)0x01000000) /*!< Channel 7 Global interrupt clear */
2557 #define DMA_IFCR_CTCIF7 ((uint32_t)0x02000000) /*!< Channel 7 Transfer Complete clear */
2558 #define DMA_IFCR_CHTIF7 ((uint32_t)0x04000000) /*!< Channel 7 Half Transfer clear */
2559 #define DMA_IFCR_CTEIF7 ((uint32_t)0x08000000) /*!< Channel 7 Transfer Error clear */
2560
2561 /******************* Bit definition for DMA_CCR register ********************/
2562 #define DMA_CCR_EN ((uint32_t)0x00000001) /*!< Channel enable */
2563 #define DMA_CCR_TCIE ((uint32_t)0x00000002) /*!< Transfer complete interrupt enable */
2564 #define DMA_CCR_HTIE ((uint32_t)0x00000004) /*!< Half Transfer interrupt enable */
2565 #define DMA_CCR_TEIE ((uint32_t)0x00000008) /*!< Transfer error interrupt enable */
2566 #define DMA_CCR_DIR ((uint32_t)0x00000010) /*!< Data transfer direction */
2567 #define DMA_CCR_CIRC ((uint32_t)0x00000020) /*!< Circular mode */
2568 #define DMA_CCR_PINC ((uint32_t)0x00000040) /*!< Peripheral increment mode */
2569 #define DMA_CCR_MINC ((uint32_t)0x00000080) /*!< Memory increment mode */
2570
2571 #define DMA_CCR_PSIZE ((uint32_t)0x00000300) /*!< PSIZE[1:0] bits (Peripheral size) */
2572 #define DMA_CCR_PSIZE_0 ((uint32_t)0x00000100) /*!< Bit 0 */
2573 #define DMA_CCR_PSIZE_1 ((uint32_t)0x00000200) /*!< Bit 1 */
2574
2575 #define DMA_CCR_MSIZE ((uint32_t)0x00000C00) /*!< MSIZE[1:0] bits (Memory size) */
2576 #define DMA_CCR_MSIZE_0 ((uint32_t)0x00000400) /*!< Bit 0 */
2577 #define DMA_CCR_MSIZE_1 ((uint32_t)0x00000800) /*!< Bit 1 */
2578
2579 #define DMA_CCR_PL ((uint32_t)0x00003000) /*!< PL[1:0] bits(Channel Priority level)*/
2580 #define DMA_CCR_PL_0 ((uint32_t)0x00001000) /*!< Bit 0 */
2581 #define DMA_CCR_PL_1 ((uint32_t)0x00002000) /*!< Bit 1 */
2582
2583 #define DMA_CCR_MEM2MEM ((uint32_t)0x00004000) /*!< Memory to memory mode */
2584
2585 /****************** Bit definition for DMA_CNDTR register *******************/
2586 #define DMA_CNDTR_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */
2587
2588 /****************** Bit definition for DMA_CPAR register ********************/
2589 #define DMA_CPAR_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */
2590
2591 /****************** Bit definition for DMA_CMAR register ********************/
2592 #define DMA_CMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
2593
2594 /****************** Bit definition for DMA1_CSELR register ********************/
2595 #define DMA1_CSELR_DEFAULT ((uint32_t)0x00000000) /*!< Default remap position for DMA1 */
2596 #define DMA1_CSELR_CH1_ADC ((uint32_t)0x00000001) /*!< Remap ADC on DMA1 Channel 1*/
2597 #define DMA1_CSELR_CH1_TIM17_CH1 ((uint32_t)0x00000007) /*!< Remap TIM17 channel 1 on DMA1 channel 1 */
2598 #define DMA1_CSELR_CH1_TIM17_UP ((uint32_t)0x00000007) /*!< Remap TIM17 up on DMA1 channel 1 */
2599 #define DMA1_CSELR_CH1_USART1_RX ((uint32_t)0x00000008) /*!< Remap USART1 Rx on DMA1 channel 1 */
2600 #define DMA1_CSELR_CH1_USART2_RX ((uint32_t)0x00000009) /*!< Remap USART2 Rx on DMA1 channel 1 */
2601 #define DMA1_CSELR_CH1_USART3_RX ((uint32_t)0x0000000A) /*!< Remap USART3 Rx on DMA1 channel 1 */
2602 #define DMA1_CSELR_CH1_USART4_RX ((uint32_t)0x0000000B) /*!< Remap USART4 Rx on DMA1 channel 1 */
2603 #define DMA1_CSELR_CH1_USART5_RX ((uint32_t)0x0000000C) /*!< Remap USART5 Rx on DMA1 channel 1 */
2604 #define DMA1_CSELR_CH1_USART6_RX ((uint32_t)0x0000000D) /*!< Remap USART6 Rx on DMA1 channel 1 */
2605 #define DMA1_CSELR_CH1_USART7_RX ((uint32_t)0x0000000E) /*!< Remap USART7 Rx on DMA1 channel 1 */
2606 #define DMA1_CSELR_CH1_USART8_RX ((uint32_t)0x0000000F) /*!< Remap USART8 Rx on DMA1 channel 1 */
2607 #define DMA1_CSELR_CH2_ADC ((uint32_t)0x00000010) /*!< Remap ADC on DMA1 channel 2 */
2608 #define DMA1_CSELR_CH2_I2C1_TX ((uint32_t)0x00000020) /*!< Remap I2C1 Tx on DMA1 channel 2 */
2609 #define DMA1_CSELR_CH2_SPI1_RX ((uint32_t)0x00000030) /*!< Remap SPI1 Rx on DMA1 channel 2 */
2610 #define DMA1_CSELR_CH2_TIM1_CH1 ((uint32_t)0x00000040) /*!< Remap TIM1 channel 1 on DMA1 channel 2 */
2611 #define DMA1_CSELR_CH2_TIM17_CH1 ((uint32_t)0x00000070) /*!< Remap TIM17 channel 1 on DMA1 channel 2 */
2612 #define DMA1_CSELR_CH2_TIM17_UP ((uint32_t)0x00000070) /*!< Remap TIM17 up on DMA1 channel 2 */
2613 #define DMA1_CSELR_CH2_USART1_TX ((uint32_t)0x00000080) /*!< Remap USART1 Tx on DMA1 channel 2 */
2614 #define DMA1_CSELR_CH2_USART2_TX ((uint32_t)0x00000090) /*!< Remap USART2 Tx on DMA1 channel 2 */
2615 #define DMA1_CSELR_CH2_USART3_TX ((uint32_t)0x000000A0) /*!< Remap USART3 Tx on DMA1 channel 2 */
2616 #define DMA1_CSELR_CH2_USART4_TX ((uint32_t)0x000000B0) /*!< Remap USART4 Tx on DMA1 channel 2 */
2617 #define DMA1_CSELR_CH2_USART5_TX ((uint32_t)0x000000C0) /*!< Remap USART5 Tx on DMA1 channel 2 */
2618 #define DMA1_CSELR_CH2_USART6_TX ((uint32_t)0x000000D0) /*!< Remap USART6 Tx on DMA1 channel 2 */
2619 #define DMA1_CSELR_CH2_USART7_TX ((uint32_t)0x000000E0) /*!< Remap USART7 Tx on DMA1 channel 2 */
2620 #define DMA1_CSELR_CH2_USART8_TX ((uint32_t)0x000000F0) /*!< Remap USART8 Tx on DMA1 channel 2 */
2621 #define DMA1_CSELR_CH3_TIM6_UP ((uint32_t)0x00000100) /*!< Remap TIM6 up on DMA1 channel 3 */
2622 #define DMA1_CSELR_CH3_DAC_CH1 ((uint32_t)0x00000100) /*!< Remap DAC Channel 1on DMA1 channel 3 */
2623 #define DMA1_CSELR_CH3_I2C1_RX ((uint32_t)0x00000200) /*!< Remap I2C1 Rx on DMA1 channel 3 */
2624 #define DMA1_CSELR_CH3_SPI1_TX ((uint32_t)0x00000300) /*!< Remap SPI1 Tx on DMA1 channel 3 */
2625 #define DMA1_CSELR_CH3_TIM1_CH2 ((uint32_t)0x00000400) /*!< Remap TIM1 channel 2 on DMA1 channel 3 */
2626 #define DMA1_CSELR_CH3_TIM2_CH2 ((uint32_t)0x00000500) /*!< Remap TIM2 channel 2 on DMA1 channel 3 */
2627 #define DMA1_CSELR_CH3_TIM16_CH1 ((uint32_t)0x00000700) /*!< Remap TIM16 channel 1 on DMA1 channel 3 */
2628 #define DMA1_CSELR_CH3_TIM16_UP ((uint32_t)0x00000700) /*!< Remap TIM16 up on DMA1 channel 3 */
2629 #define DMA1_CSELR_CH3_USART1_RX ((uint32_t)0x00000800) /*!< Remap USART1 Rx on DMA1 channel 3 */
2630 #define DMA1_CSELR_CH3_USART2_RX ((uint32_t)0x00000900) /*!< Remap USART2 Rx on DMA1 channel 3 */
2631 #define DMA1_CSELR_CH3_USART3_RX ((uint32_t)0x00000A00) /*!< Remap USART3 Rx on DMA1 channel 3 */
2632 #define DMA1_CSELR_CH3_USART4_RX ((uint32_t)0x00000B00) /*!< Remap USART4 Rx on DMA1 channel 3 */
2633 #define DMA1_CSELR_CH3_USART5_RX ((uint32_t)0x00000C00) /*!< Remap USART5 Rx on DMA1 channel 3 */
2634 #define DMA1_CSELR_CH3_USART6_RX ((uint32_t)0x00000D00) /*!< Remap USART6 Rx on DMA1 channel 3 */
2635 #define DMA1_CSELR_CH3_USART7_RX ((uint32_t)0x00000E00) /*!< Remap USART7 Rx on DMA1 channel 3 */
2636 #define DMA1_CSELR_CH3_USART8_RX ((uint32_t)0x00000F00) /*!< Remap USART8 Rx on DMA1 channel 3 */
2637 #define DMA1_CSELR_CH4_TIM7_UP ((uint32_t)0x00001000) /*!< Remap TIM7 up on DMA1 channel 4 */
2638 #define DMA1_CSELR_CH4_DAC_CH2 ((uint32_t)0x00001000) /*!< Remap DAC Channel 2 on DMA1 channel 4 */
2639 #define DMA1_CSELR_CH4_I2C2_TX ((uint32_t)0x00002000) /*!< Remap I2C2 Tx on DMA1 channel 4 */
2640 #define DMA1_CSELR_CH4_SPI2_RX ((uint32_t)0x00003000) /*!< Remap SPI2 Rx on DMA1 channel 4 */
2641 #define DMA1_CSELR_CH4_TIM2_CH4 ((uint32_t)0x00005000) /*!< Remap TIM2 channel 4 on DMA1 channel 4 */
2642 #define DMA1_CSELR_CH4_TIM3_CH1 ((uint32_t)0x00006000) /*!< Remap TIM3 channel 1 on DMA1 channel 4 */
2643 #define DMA1_CSELR_CH4_TIM3_TRIG ((uint32_t)0x00006000) /*!< Remap TIM3 Trig on DMA1 channel 4 */
2644 #define DMA1_CSELR_CH4_TIM16_CH1 ((uint32_t)0x00007000) /*!< Remap TIM16 channel 1 on DMA1 channel 4 */
2645 #define DMA1_CSELR_CH4_TIM16_UP ((uint32_t)0x00007000) /*!< Remap TIM16 up on DMA1 channel 4 */
2646 #define DMA1_CSELR_CH4_USART1_TX ((uint32_t)0x00008000) /*!< Remap USART1 Tx on DMA1 channel 4 */
2647 #define DMA1_CSELR_CH4_USART2_TX ((uint32_t)0x00009000) /*!< Remap USART2 Tx on DMA1 channel 4 */
2648 #define DMA1_CSELR_CH4_USART3_TX ((uint32_t)0x0000A000) /*!< Remap USART3 Tx on DMA1 channel 4 */
2649 #define DMA1_CSELR_CH4_USART4_TX ((uint32_t)0x0000B000) /*!< Remap USART4 Tx on DMA1 channel 4 */
2650 #define DMA1_CSELR_CH4_USART5_TX ((uint32_t)0x0000C000) /*!< Remap USART5 Tx on DMA1 channel 4 */
2651 #define DMA1_CSELR_CH4_USART6_TX ((uint32_t)0x0000D000) /*!< Remap USART6 Tx on DMA1 channel 4 */
2652 #define DMA1_CSELR_CH4_USART7_TX ((uint32_t)0x0000E000) /*!< Remap USART7 Tx on DMA1 channel 4 */
2653 #define DMA1_CSELR_CH4_USART8_TX ((uint32_t)0x0000F000) /*!< Remap USART8 Tx on DMA1 channel 4 */
2654 #define DMA1_CSELR_CH5_I2C2_RX ((uint32_t)0x00020000) /*!< Remap I2C2 Rx on DMA1 channel 5 */
2655 #define DMA1_CSELR_CH5_SPI2_TX ((uint32_t)0x00030000) /*!< Remap SPI1 Tx on DMA1 channel 5 */
2656 #define DMA1_CSELR_CH5_TIM1_CH3 ((uint32_t)0x00040000) /*!< Remap TIM1 channel 3 on DMA1 channel 5 */
2657 #define DMA1_CSELR_CH5_USART1_RX ((uint32_t)0x00080000) /*!< Remap USART1 Rx on DMA1 channel 5 */
2658 #define DMA1_CSELR_CH5_USART2_RX ((uint32_t)0x00090000) /*!< Remap USART2 Rx on DMA1 channel 5 */
2659 #define DMA1_CSELR_CH5_USART3_RX ((uint32_t)0x000A0000) /*!< Remap USART3 Rx on DMA1 channel 5 */
2660 #define DMA1_CSELR_CH5_USART4_RX ((uint32_t)0x000B0000) /*!< Remap USART4 Rx on DMA1 channel 5 */
2661 #define DMA1_CSELR_CH5_USART5_RX ((uint32_t)0x000C0000) /*!< Remap USART5 Rx on DMA1 channel 5 */
2662 #define DMA1_CSELR_CH5_USART6_RX ((uint32_t)0x000D0000) /*!< Remap USART6 Rx on DMA1 channel 5 */
2663 #define DMA1_CSELR_CH5_USART7_RX ((uint32_t)0x000E0000) /*!< Remap USART7 Rx on DMA1 channel 5 */
2664 #define DMA1_CSELR_CH5_USART8_RX ((uint32_t)0x000F0000) /*!< Remap USART8 Rx on DMA1 channel 5 */
2665 #define DMA1_CSELR_CH6_I2C1_TX ((uint32_t)0x00200000) /*!< Remap I2C1 Tx on DMA1 channel 6 */
2666 #define DMA1_CSELR_CH6_SPI2_RX ((uint32_t)0x00300000) /*!< Remap SPI2 Rx on DMA1 channel 6 */
2667 #define DMA1_CSELR_CH6_TIM1_CH1 ((uint32_t)0x00400000) /*!< Remap TIM1 channel 1 on DMA1 channel 6 */
2668 #define DMA1_CSELR_CH6_TIM1_CH2 ((uint32_t)0x00400000) /*!< Remap TIM1 channel 2 on DMA1 channel 6 */
2669 #define DMA1_CSELR_CH6_TIM1_CH3 ((uint32_t)0x00400000) /*!< Remap TIM1 channel 3 on DMA1 channel 6 */
2670 #define DMA1_CSELR_CH6_TIM3_CH1 ((uint32_t)0x00600000) /*!< Remap TIM3 channel 1 on DMA1 channel 6 */
2671 #define DMA1_CSELR_CH6_TIM3_TRIG ((uint32_t)0x00600000) /*!< Remap TIM3 Trig on DMA1 channel 6 */
2672 #define DMA1_CSELR_CH6_TIM16_CH1 ((uint32_t)0x00700000) /*!< Remap TIM16 channel 1 on DMA1 channel 6 */
2673 #define DMA1_CSELR_CH6_TIM16_UP ((uint32_t)0x00700000) /*!< Remap TIM16 up on DMA1 channel 6 */
2674 #define DMA1_CSELR_CH6_USART1_RX ((uint32_t)0x00800000) /*!< Remap USART1 Rx on DMA1 channel 6 */
2675 #define DMA1_CSELR_CH6_USART2_RX ((uint32_t)0x00900000) /*!< Remap USART2 Rx on DMA1 channel 6 */
2676 #define DMA1_CSELR_CH6_USART3_RX ((uint32_t)0x00A00000) /*!< Remap USART3 Rx on DMA1 channel 6 */
2677 #define DMA1_CSELR_CH6_USART4_RX ((uint32_t)0x00B00000) /*!< Remap USART4 Rx on DMA1 channel 6 */
2678 #define DMA1_CSELR_CH6_USART5_RX ((uint32_t)0x00C00000) /*!< Remap USART5 Rx on DMA1 channel 6 */
2679 #define DMA1_CSELR_CH6_USART6_RX ((uint32_t)0x00D00000) /*!< Remap USART6 Rx on DMA1 channel 6 */
2680 #define DMA1_CSELR_CH6_USART7_RX ((uint32_t)0x00E00000) /*!< Remap USART7 Rx on DMA1 channel 6 */
2681 #define DMA1_CSELR_CH6_USART8_RX ((uint32_t)0x00F00000) /*!< Remap USART8 Rx on DMA1 channel 6 */
2682 #define DMA1_CSELR_CH7_I2C1_RX ((uint32_t)0x02000000) /*!< Remap I2C1 Rx on DMA1 channel 7 */
2683 #define DMA1_CSELR_CH7_SPI2_TX ((uint32_t)0x03000000) /*!< Remap SPI2 Tx on DMA1 channel 7 */
2684 #define DMA1_CSELR_CH7_TIM2_CH2 ((uint32_t)0x05000000) /*!< Remap TIM2 channel 2 on DMA1 channel 7 */
2685 #define DMA1_CSELR_CH7_TIM2_CH4 ((uint32_t)0x05000000) /*!< Remap TIM2 channel 4 on DMA1 channel 7 */
2686 #define DMA1_CSELR_CH7_TIM17_CH1 ((uint32_t)0x07000000) /*!< Remap TIM17 channel 1 on DMA1 channel 7 */
2687 #define DMA1_CSELR_CH7_TIM17_UP ((uint32_t)0x07000000) /*!< Remap TIM17 up on DMA1 channel 7 */
2688 #define DMA1_CSELR_CH7_USART1_TX ((uint32_t)0x08000000) /*!< Remap USART1 Tx on DMA1 channel 7 */
2689 #define DMA1_CSELR_CH7_USART2_TX ((uint32_t)0x09000000) /*!< Remap USART2 Tx on DMA1 channel 7 */
2690 #define DMA1_CSELR_CH7_USART3_TX ((uint32_t)0x0A000000) /*!< Remap USART3 Tx on DMA1 channel 7 */
2691 #define DMA1_CSELR_CH7_USART4_TX ((uint32_t)0x0B000000) /*!< Remap USART4 Tx on DMA1 channel 7 */
2692 #define DMA1_CSELR_CH7_USART5_TX ((uint32_t)0x0C000000) /*!< Remap USART5 Tx on DMA1 channel 7 */
2693 #define DMA1_CSELR_CH7_USART6_TX ((uint32_t)0x0D000000) /*!< Remap USART6 Tx on DMA1 channel 7 */
2694 #define DMA1_CSELR_CH7_USART7_TX ((uint32_t)0x0E000000) /*!< Remap USART7 Tx on DMA1 channel 7 */
2695 #define DMA1_CSELR_CH7_USART8_TX ((uint32_t)0x0F000000) /*!< Remap USART8 Tx on DMA1 channel 7 */
2696
2697 /****************** Bit definition for DMA2_CSELR register ********************/
2698 #define DMA2_CSELR_DEFAULT ((uint32_t)0x00000000) /*!< Default remap position for DMA2 */
2699 #define DMA2_CSELR_CH1_I2C2_TX ((uint32_t)0x00000002) /*!< Remap I2C2 TX on DMA2 channel 1 */
2700 #define DMA2_CSELR_CH1_USART1_TX ((uint32_t)0x00000008) /*!< Remap USART1 Tx on DMA2 channel 1 */
2701 #define DMA2_CSELR_CH1_USART2_TX ((uint32_t)0x00000009) /*!< Remap USART2 Tx on DMA2 channel 1 */
2702 #define DMA2_CSELR_CH1_USART3_TX ((uint32_t)0x0000000A) /*!< Remap USART3 Tx on DMA2 channel 1 */
2703 #define DMA2_CSELR_CH1_USART4_TX ((uint32_t)0x0000000B) /*!< Remap USART4 Tx on DMA2 channel 1 */
2704 #define DMA2_CSELR_CH1_USART5_TX ((uint32_t)0x0000000C) /*!< Remap USART5 Tx on DMA2 channel 1 */
2705 #define DMA2_CSELR_CH1_USART6_TX ((uint32_t)0x0000000D) /*!< Remap USART6 Tx on DMA2 channel 1 */
2706 #define DMA2_CSELR_CH1_USART7_TX ((uint32_t)0x0000000E) /*!< Remap USART7 Tx on DMA2 channel 1 */
2707 #define DMA2_CSELR_CH1_USART8_TX ((uint32_t)0x0000000F) /*!< Remap USART8 Tx on DMA2 channel 1 */
2708 #define DMA2_CSELR_CH2_I2C2_RX ((uint32_t)0x00000020) /*!< Remap I2C2 Rx on DMA2 channel 2 */
2709 #define DMA2_CSELR_CH2_USART1_RX ((uint32_t)0x00000080) /*!< Remap USART1 Rx on DMA2 channel 2 */
2710 #define DMA2_CSELR_CH2_USART2_RX ((uint32_t)0x00000090) /*!< Remap USART2 Rx on DMA2 channel 2 */
2711 #define DMA2_CSELR_CH2_USART3_RX ((uint32_t)0x000000A0) /*!< Remap USART3 Rx on DMA2 channel 2 */
2712 #define DMA2_CSELR_CH2_USART4_RX ((uint32_t)0x000000B0) /*!< Remap USART4 Rx on DMA2 channel 2 */
2713 #define DMA2_CSELR_CH2_USART5_RX ((uint32_t)0x000000C0) /*!< Remap USART5 Rx on DMA2 channel 2 */
2714 #define DMA2_CSELR_CH2_USART6_RX ((uint32_t)0x000000D0) /*!< Remap USART6 Rx on DMA2 channel 2 */
2715 #define DMA2_CSELR_CH2_USART7_RX ((uint32_t)0x000000E0) /*!< Remap USART7 Rx on DMA2 channel 2 */
2716 #define DMA2_CSELR_CH2_USART8_RX ((uint32_t)0x000000F0) /*!< Remap USART8 Rx on DMA2 channel 2 */
2717 #define DMA2_CSELR_CH3_TIM6_UP ((uint32_t)0x00000100) /*!< Remap TIM6 up on DMA2 channel 3 */
2718 #define DMA2_CSELR_CH3_DAC_CH1 ((uint32_t)0x00000100) /*!< Remap DAC channel 1 on DMA2 channel 3 */
2719 #define DMA2_CSELR_CH3_SPI1_RX ((uint32_t)0x00000300) /*!< Remap SPI1 Rx on DMA2 channel 3 */
2720 #define DMA2_CSELR_CH3_USART1_RX ((uint32_t)0x00000800) /*!< Remap USART1 Rx on DMA2 channel 3 */
2721 #define DMA2_CSELR_CH3_USART2_RX ((uint32_t)0x00000900) /*!< Remap USART2 Rx on DMA2 channel 3 */
2722 #define DMA2_CSELR_CH3_USART3_RX ((uint32_t)0x00000A00) /*!< Remap USART3 Rx on DMA2 channel 3 */
2723 #define DMA2_CSELR_CH3_USART4_RX ((uint32_t)0x00000B00) /*!< Remap USART4 Rx on DMA2 channel 3 */
2724 #define DMA2_CSELR_CH3_USART5_RX ((uint32_t)0x00000C00) /*!< Remap USART5 Rx on DMA2 channel 3 */
2725 #define DMA2_CSELR_CH3_USART6_RX ((uint32_t)0x00000D00) /*!< Remap USART6 Rx on DMA2 channel 3 */
2726 #define DMA2_CSELR_CH3_USART7_RX ((uint32_t)0x00000E00) /*!< Remap USART7 Rx on DMA2 channel 3 */
2727 #define DMA2_CSELR_CH3_USART8_RX ((uint32_t)0x00000F00) /*!< Remap USART8 Rx on DMA2 channel 3 */
2728 #define DMA2_CSELR_CH4_TIM7_UP ((uint32_t)0x00001000) /*!< Remap TIM7 up on DMA2 channel 4 */
2729 #define DMA2_CSELR_CH4_DAC_CH2 ((uint32_t)0x00001000) /*!< Remap DAC channel 2 on DMA2 channel 4 */
2730 #define DMA2_CSELR_CH4_SPI1_TX ((uint32_t)0x00003000) /*!< Remap SPI1 Tx on DMA2 channel 4 */
2731 #define DMA2_CSELR_CH4_USART1_TX ((uint32_t)0x00008000) /*!< Remap USART1 Tx on DMA2 channel 4 */
2732 #define DMA2_CSELR_CH4_USART2_TX ((uint32_t)0x00009000) /*!< Remap USART2 Tx on DMA2 channel 4 */
2733 #define DMA2_CSELR_CH4_USART3_TX ((uint32_t)0x0000A000) /*!< Remap USART3 Tx on DMA2 channel 4 */
2734 #define DMA2_CSELR_CH4_USART4_TX ((uint32_t)0x0000B000) /*!< Remap USART4 Tx on DMA2 channel 4 */
2735 #define DMA2_CSELR_CH4_USART5_TX ((uint32_t)0x0000C000) /*!< Remap USART5 Tx on DMA2 channel 4 */
2736 #define DMA2_CSELR_CH4_USART6_TX ((uint32_t)0x0000D000) /*!< Remap USART6 Tx on DMA2 channel 4 */
2737 #define DMA2_CSELR_CH4_USART7_TX ((uint32_t)0x0000E000) /*!< Remap USART7 Tx on DMA2 channel 4 */
2738 #define DMA2_CSELR_CH4_USART8_TX ((uint32_t)0x0000F000) /*!< Remap USART8 Tx on DMA2 channel 4 */
2739 #define DMA2_CSELR_CH5_ADC ((uint32_t)0x00010000) /*!< Remap ADC on DMA2 channel 5 */
2740 #define DMA2_CSELR_CH5_USART1_TX ((uint32_t)0x00080000) /*!< Remap USART1 Tx on DMA2 channel 5 */
2741 #define DMA2_CSELR_CH5_USART2_TX ((uint32_t)0x00090000) /*!< Remap USART2 Tx on DMA2 channel 5 */
2742 #define DMA2_CSELR_CH5_USART3_TX ((uint32_t)0x000A0000) /*!< Remap USART3 Tx on DMA2 channel 5 */
2743 #define DMA2_CSELR_CH5_USART4_TX ((uint32_t)0x000B0000) /*!< Remap USART4 Tx on DMA2 channel 5 */
2744 #define DMA2_CSELR_CH5_USART5_TX ((uint32_t)0x000C0000) /*!< Remap USART5 Tx on DMA2 channel 5 */
2745 #define DMA2_CSELR_CH5_USART6_TX ((uint32_t)0x000D0000) /*!< Remap USART6 Tx on DMA2 channel 5 */
2746 #define DMA2_CSELR_CH5_USART7_TX ((uint32_t)0x000E0000) /*!< Remap USART7 Tx on DMA2 channel 5 */
2747 #define DMA2_CSELR_CH5_USART8_TX ((uint32_t)0x000F0000) /*!< Remap USART8 Tx on DMA2 channel 5 */
2748
2749 /******************************************************************************/
2750 /* */
2751 /* External Interrupt/Event Controller (EXTI) */
2752 /* */
2753 /******************************************************************************/
2754 /******************* Bit definition for EXTI_IMR register *******************/
2755 #define EXTI_IMR_MR0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */
2756 #define EXTI_IMR_MR1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */
2757 #define EXTI_IMR_MR2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */
2758 #define EXTI_IMR_MR3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */
2759 #define EXTI_IMR_MR4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */
2760 #define EXTI_IMR_MR5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */
2761 #define EXTI_IMR_MR6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */
2762 #define EXTI_IMR_MR7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */
2763 #define EXTI_IMR_MR8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */
2764 #define EXTI_IMR_MR9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */
2765 #define EXTI_IMR_MR10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */
2766 #define EXTI_IMR_MR11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */
2767 #define EXTI_IMR_MR12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */
2768 #define EXTI_IMR_MR13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */
2769 #define EXTI_IMR_MR14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */
2770 #define EXTI_IMR_MR15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */
2771 #define EXTI_IMR_MR16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */
2772 #define EXTI_IMR_MR17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */
2773 #define EXTI_IMR_MR19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */
2774 #define EXTI_IMR_MR20 ((uint32_t)0x00100000) /*!< Interrupt Mask on line 20 */
2775 #define EXTI_IMR_MR21 ((uint32_t)0x00200000) /*!< Interrupt Mask on line 21 */
2776 #define EXTI_IMR_MR22 ((uint32_t)0x00400000) /*!< Interrupt Mask on line 22 */
2777 #define EXTI_IMR_MR23 ((uint32_t)0x00800000) /*!< Interrupt Mask on line 23 */
2778 #define EXTI_IMR_MR25 ((uint32_t)0x02000000) /*!< Interrupt Mask on line 25 */
2779 #define EXTI_IMR_MR26 ((uint32_t)0x04000000) /*!< Interrupt Mask on line 26 */
2780 #define EXTI_IMR_MR27 ((uint32_t)0x08000000) /*!< Interrupt Mask on line 27 */
2781 #define EXTI_IMR_MR28 ((uint32_t)0x10000000) /*!< Interrupt Mask on line 28 */
2782 #define EXTI_IMR_MR31 ((uint32_t)0x80000000) /*!< Interrupt Mask on line 31 */
2783
2784 /****************** Bit definition for EXTI_EMR register ********************/
2785 #define EXTI_EMR_MR0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */
2786 #define EXTI_EMR_MR1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */
2787 #define EXTI_EMR_MR2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */
2788 #define EXTI_EMR_MR3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */
2789 #define EXTI_EMR_MR4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */
2790 #define EXTI_EMR_MR5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */
2791 #define EXTI_EMR_MR6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */
2792 #define EXTI_EMR_MR7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */
2793 #define EXTI_EMR_MR8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */
2794 #define EXTI_EMR_MR9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */
2795 #define EXTI_EMR_MR10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */
2796 #define EXTI_EMR_MR11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */
2797 #define EXTI_EMR_MR12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */
2798 #define EXTI_EMR_MR13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */
2799 #define EXTI_EMR_MR14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */
2800 #define EXTI_EMR_MR15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */
2801 #define EXTI_EMR_MR16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */
2802 #define EXTI_EMR_MR17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */
2803 #define EXTI_EMR_MR19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */
2804 #define EXTI_EMR_MR20 ((uint32_t)0x00100000) /*!< Event Mask on line 20 */
2805 #define EXTI_EMR_MR21 ((uint32_t)0x00200000) /*!< Event Mask on line 21 */
2806 #define EXTI_EMR_MR22 ((uint32_t)0x00400000) /*!< Event Mask on line 22 */
2807 #define EXTI_EMR_MR23 ((uint32_t)0x00800000) /*!< Event Mask on line 23 */
2808 #define EXTI_EMR_MR25 ((uint32_t)0x02000000) /*!< Event Mask on line 25 */
2809 #define EXTI_EMR_MR26 ((uint32_t)0x04000000) /*!< Event Mask on line 26 */
2810 #define EXTI_EMR_MR27 ((uint32_t)0x08000000) /*!< Event Mask on line 27 */
2811 #define EXTI_EMR_MR28 ((uint32_t)0x10000000) /*!< Event Mask on line 28 */
2812 #define EXTI_EMR_MR31 ((uint32_t)0x80000000) /*!< Event Mask on line 31 */
2813
2814 /******************* Bit definition for EXTI_RTSR register ******************/
2815 #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */
2816 #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */
2817 #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */
2818 #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */
2819 #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */
2820 #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */
2821 #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */
2822 #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */
2823 #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */
2824 #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */
2825 #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */
2826 #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */
2827 #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */
2828 #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */
2829 #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */
2830 #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */
2831 #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */
2832 #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */
2833 #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */
2834 #define EXTI_RTSR_TR20 ((uint32_t)0x00100000) /*!< Rising trigger event configuration bit of line 20 */
2835 #define EXTI_RTSR_TR21 ((uint32_t)0x00200000) /*!< Rising trigger event configuration bit of line 21 */
2836 #define EXTI_RTSR_TR22 ((uint32_t)0x00400000) /*!< Rising trigger event configuration bit of line 22 */
2837
2838 /******************* Bit definition for EXTI_FTSR register *******************/
2839 #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */
2840 #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */
2841 #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */
2842 #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */
2843 #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */
2844 #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */
2845 #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */
2846 #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */
2847 #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */
2848 #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */
2849 #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */
2850 #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */
2851 #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */
2852 #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */
2853 #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */
2854 #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */
2855 #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */
2856 #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */
2857 #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */
2858 #define EXTI_FTSR_TR20 ((uint32_t)0x00100000) /*!< Falling trigger event configuration bit of line 20 */
2859 #define EXTI_FTSR_TR21 ((uint32_t)0x00200000) /*!< Falling trigger event configuration bit of line 21 */
2860 #define EXTI_FTSR_TR22 ((uint32_t)0x00400000) /*!< Falling trigger event configuration bit of line 22 */
2861
2862 /******************* Bit definition for EXTI_SWIER register *******************/
2863 #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */
2864 #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */
2865 #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */
2866 #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */
2867 #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */
2868 #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */
2869 #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */
2870 #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */
2871 #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */
2872 #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */
2873 #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */
2874 #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */
2875 #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */
2876 #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */
2877 #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */
2878 #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */
2879 #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */
2880 #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */
2881 #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */
2882 #define EXTI_SWIER_SWIER20 ((uint32_t)0x00100000) /*!< Software Interrupt on line 20 */
2883 #define EXTI_SWIER_SWIER21 ((uint32_t)0x00200000) /*!< Software Interrupt on line 21 */
2884 #define EXTI_SWIER_SWIER22 ((uint32_t)0x00400000) /*!< Software Interrupt on line 22 */
2885
2886 /****************** Bit definition for EXTI_PR register *********************/
2887 #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit 0 */
2888 #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit 1 */
2889 #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit 2 */
2890 #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit 3 */
2891 #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit 4 */
2892 #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit 5 */
2893 #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit 6 */
2894 #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit 7 */
2895 #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit 8 */
2896 #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit 9 */
2897 #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit 10 */
2898 #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit 11 */
2899 #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit 12 */
2900 #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit 13 */
2901 #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit 14 */
2902 #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit 15 */
2903 #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit 16 */
2904 #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit 17 */
2905 #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit 19 */
2906 #define EXTI_PR_PR20 ((uint32_t)0x00100000) /*!< Pending bit 20 */
2907 #define EXTI_PR_PR21 ((uint32_t)0x00200000) /*!< Pending bit 21 */
2908 #define EXTI_PR_PR22 ((uint32_t)0x00400000) /*!< Pending bit 22 */
2909
2910 /******************************************************************************/
2911 /* */
2912 /* FLASH and Option Bytes Registers */
2913 /* */
2914 /******************************************************************************/
2915
2916 /******************* Bit definition for FLASH_ACR register ******************/
2917 #define FLASH_ACR_LATENCY ((uint32_t)0x00000001) /*!< LATENCY bit (Latency) */
2918
2919 #define FLASH_ACR_PRFTBE ((uint32_t)0x00000010) /*!< Prefetch Buffer Enable */
2920 #define FLASH_ACR_PRFTBS ((uint32_t)0x00000020) /*!< Prefetch Buffer Status */
2921
2922 /****************** Bit definition for FLASH_KEYR register ******************/
2923 #define FLASH_KEYR_FKEYR ((uint32_t)0xFFFFFFFF) /*!< FPEC Key */
2924
2925 /***************** Bit definition for FLASH_OPTKEYR register ****************/
2926 #define FLASH_OPTKEYR_OPTKEYR ((uint32_t)0xFFFFFFFF) /*!< Option Byte Key */
2927
2928 /****************** FLASH Keys **********************************************/
2929 #define FLASH_FKEY1 ((uint32_t)0x45670123) /*!< Flash program erase key1 */
2930 #define FLASH_FKEY2 ((uint32_t)0xCDEF89AB) /*!< Flash program erase key2: used with FLASH_PEKEY1
2931 to unlock the write access to the FPEC. */
2932
2933 #define FLASH_OPTKEY1 ((uint32_t)0x45670123) /*!< Flash option key1 */
2934 #define FLASH_OPTKEY2 ((uint32_t)0xCDEF89AB) /*!< Flash option key2: used with FLASH_OPTKEY1 to
2935 unlock the write access to the option byte block */
2936
2937 /****************** Bit definition for FLASH_SR register *******************/
2938 #define FLASH_SR_BSY ((uint32_t)0x00000001) /*!< Busy */
2939 #define FLASH_SR_PGERR ((uint32_t)0x00000004) /*!< Programming Error */
2940 #define FLASH_SR_WRPRTERR ((uint32_t)0x00000010) /*!< Write Protection Error */
2941 #define FLASH_SR_EOP ((uint32_t)0x00000020) /*!< End of operation */
2942 #define FLASH_SR_WRPERR FLASH_SR_WRPRTERR /*!< Legacy of Write Protection Error */
2943
2944 /******************* Bit definition for FLASH_CR register *******************/
2945 #define FLASH_CR_PG ((uint32_t)0x00000001) /*!< Programming */
2946 #define FLASH_CR_PER ((uint32_t)0x00000002) /*!< Page Erase */
2947 #define FLASH_CR_MER ((uint32_t)0x00000004) /*!< Mass Erase */
2948 #define FLASH_CR_OPTPG ((uint32_t)0x00000010) /*!< Option Byte Programming */
2949 #define FLASH_CR_OPTER ((uint32_t)0x00000020) /*!< Option Byte Erase */
2950 #define FLASH_CR_STRT ((uint32_t)0x00000040) /*!< Start */
2951 #define FLASH_CR_LOCK ((uint32_t)0x00000080) /*!< Lock */
2952 #define FLASH_CR_OPTWRE ((uint32_t)0x00000200) /*!< Option Bytes Write Enable */
2953 #define FLASH_CR_ERRIE ((uint32_t)0x00000400) /*!< Error Interrupt Enable */
2954 #define FLASH_CR_EOPIE ((uint32_t)0x00001000) /*!< End of operation interrupt enable */
2955 #define FLASH_CR_OBL_LAUNCH ((uint32_t)0x00002000) /*!< Option Bytes Loader Launch */
2956
2957 /******************* Bit definition for FLASH_AR register *******************/
2958 #define FLASH_AR_FAR ((uint32_t)0xFFFFFFFF) /*!< Flash Address */
2959
2960 /****************** Bit definition for FLASH_OBR register *******************/
2961 #define FLASH_OBR_OPTERR ((uint32_t)0x00000001) /*!< Option Byte Error */
2962 #define FLASH_OBR_RDPRT1 ((uint32_t)0x00000002) /*!< Read protection Level 1 */
2963 #define FLASH_OBR_RDPRT2 ((uint32_t)0x00000004) /*!< Read protection Level 2 */
2964
2965 #define FLASH_OBR_USER ((uint32_t)0x00003700) /*!< User Option Bytes */
2966 #define FLASH_OBR_IWDG_SW ((uint32_t)0x00000100) /*!< IWDG SW */
2967 #define FLASH_OBR_nRST_STOP ((uint32_t)0x00000200) /*!< nRST_STOP */
2968 #define FLASH_OBR_nRST_STDBY ((uint32_t)0x00000400) /*!< nRST_STDBY */
2969 #define FLASH_OBR_nBOOT1 ((uint32_t)0x00001000) /*!< nBOOT1 */
2970 #define FLASH_OBR_VDDA_MONITOR ((uint32_t)0x00002000) /*!< VDDA power supply supervisor */
2971
2972 /* Old BOOT1 bit definition, maintained for legacy purpose */
2973 #define FLASH_OBR_BOOT1 FLASH_OBR_nBOOT1
2974
2975 /* Old OBR_VDDA bit definition, maintained for legacy purpose */
2976 #define FLASH_OBR_VDDA_ANALOG FLASH_OBR_VDDA_MONITOR
2977
2978 /****************** Bit definition for FLASH_WRPR register ******************/
2979 #define FLASH_WRPR_WRP ((uint32_t)0x0000FFFF) /*!< Write Protect */
2980
2981 /*----------------------------------------------------------------------------*/
2982
2983 /****************** Bit definition for OB_RDP register **********************/
2984 #define OB_RDP_RDP ((uint32_t)0x000000FF) /*!< Read protection option byte */
2985 #define OB_RDP_nRDP ((uint32_t)0x0000FF00) /*!< Read protection complemented option byte */
2986
2987 /****************** Bit definition for OB_USER register *********************/
2988 #define OB_USER_USER ((uint32_t)0x00FF0000) /*!< User option byte */
2989 #define OB_USER_nUSER ((uint32_t)0xFF000000) /*!< User complemented option byte */
2990
2991 /****************** Bit definition for OB_WRP0 register *********************/
2992 #define OB_WRP0_WRP0 ((uint32_t)0x000000FF) /*!< Flash memory write protection option bytes */
2993 #define OB_WRP0_nWRP0 ((uint32_t)0x0000FF00) /*!< Flash memory write protection complemented option bytes */
2994
2995 /****************** Bit definition for OB_WRP1 register *********************/
2996 #define OB_WRP1_WRP1 ((uint32_t)0x00FF0000) /*!< Flash memory write protection option bytes */
2997 #define OB_WRP1_nWRP1 ((uint32_t)0xFF000000) /*!< Flash memory write protection complemented option bytes */
2998
2999 /****************** Bit definition for OB_WRP2 register *********************/
3000 #define OB_WRP2_WRP2 ((uint32_t)0x000000FF) /*!< Flash memory write protection option bytes */
3001 #define OB_WRP2_nWRP2 ((uint32_t)0x0000FF00) /*!< Flash memory write protection complemented option bytes */
3002
3003 /****************** Bit definition for OB_WRP3 register *********************/
3004 #define OB_WRP3_WRP3 ((uint32_t)0x00FF0000) /*!< Flash memory write protection option bytes */
3005 #define OB_WRP3_nWRP3 ((uint32_t)0xFF000000) /*!< Flash memory write protection complemented option bytes */
3006
3007 /******************************************************************************/
3008 /* */
3009 /* General Purpose IOs (GPIO) */
3010 /* */
3011 /******************************************************************************/
3012 /******************* Bit definition for GPIO_MODER register *****************/
3013 #define GPIO_MODER_MODER0 ((uint32_t)0x00000003)
3014 #define GPIO_MODER_MODER0_0 ((uint32_t)0x00000001)
3015 #define GPIO_MODER_MODER0_1 ((uint32_t)0x00000002)
3016 #define GPIO_MODER_MODER1 ((uint32_t)0x0000000C)
3017 #define GPIO_MODER_MODER1_0 ((uint32_t)0x00000004)
3018 #define GPIO_MODER_MODER1_1 ((uint32_t)0x00000008)
3019 #define GPIO_MODER_MODER2 ((uint32_t)0x00000030)
3020 #define GPIO_MODER_MODER2_0 ((uint32_t)0x00000010)
3021 #define GPIO_MODER_MODER2_1 ((uint32_t)0x00000020)
3022 #define GPIO_MODER_MODER3 ((uint32_t)0x000000C0)
3023 #define GPIO_MODER_MODER3_0 ((uint32_t)0x00000040)
3024 #define GPIO_MODER_MODER3_1 ((uint32_t)0x00000080)
3025 #define GPIO_MODER_MODER4 ((uint32_t)0x00000300)
3026 #define GPIO_MODER_MODER4_0 ((uint32_t)0x00000100)
3027 #define GPIO_MODER_MODER4_1 ((uint32_t)0x00000200)
3028 #define GPIO_MODER_MODER5 ((uint32_t)0x00000C00)
3029 #define GPIO_MODER_MODER5_0 ((uint32_t)0x00000400)
3030 #define GPIO_MODER_MODER5_1 ((uint32_t)0x00000800)
3031 #define GPIO_MODER_MODER6 ((uint32_t)0x00003000)
3032 #define GPIO_MODER_MODER6_0 ((uint32_t)0x00001000)
3033 #define GPIO_MODER_MODER6_1 ((uint32_t)0x00002000)
3034 #define GPIO_MODER_MODER7 ((uint32_t)0x0000C000)
3035 #define GPIO_MODER_MODER7_0 ((uint32_t)0x00004000)
3036 #define GPIO_MODER_MODER7_1 ((uint32_t)0x00008000)
3037 #define GPIO_MODER_MODER8 ((uint32_t)0x00030000)
3038 #define GPIO_MODER_MODER8_0 ((uint32_t)0x00010000)
3039 #define GPIO_MODER_MODER8_1 ((uint32_t)0x00020000)
3040 #define GPIO_MODER_MODER9 ((uint32_t)0x000C0000)
3041 #define GPIO_MODER_MODER9_0 ((uint32_t)0x00040000)
3042 #define GPIO_MODER_MODER9_1 ((uint32_t)0x00080000)
3043 #define GPIO_MODER_MODER10 ((uint32_t)0x00300000)
3044 #define GPIO_MODER_MODER10_0 ((uint32_t)0x00100000)
3045 #define GPIO_MODER_MODER10_1 ((uint32_t)0x00200000)
3046 #define GPIO_MODER_MODER11 ((uint32_t)0x00C00000)
3047 #define GPIO_MODER_MODER11_0 ((uint32_t)0x00400000)
3048 #define GPIO_MODER_MODER11_1 ((uint32_t)0x00800000)
3049 #define GPIO_MODER_MODER12 ((uint32_t)0x03000000)
3050 #define GPIO_MODER_MODER12_0 ((uint32_t)0x01000000)
3051 #define GPIO_MODER_MODER12_1 ((uint32_t)0x02000000)
3052 #define GPIO_MODER_MODER13 ((uint32_t)0x0C000000)
3053 #define GPIO_MODER_MODER13_0 ((uint32_t)0x04000000)
3054 #define GPIO_MODER_MODER13_1 ((uint32_t)0x08000000)
3055 #define GPIO_MODER_MODER14 ((uint32_t)0x30000000)
3056 #define GPIO_MODER_MODER14_0 ((uint32_t)0x10000000)
3057 #define GPIO_MODER_MODER14_1 ((uint32_t)0x20000000)
3058 #define GPIO_MODER_MODER15 ((uint32_t)0xC0000000)
3059 #define GPIO_MODER_MODER15_0 ((uint32_t)0x40000000)
3060 #define GPIO_MODER_MODER15_1 ((uint32_t)0x80000000)
3061
3062 /****************** Bit definition for GPIO_OTYPER register *****************/
3063 #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001)
3064 #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002)
3065 #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004)
3066 #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008)
3067 #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010)
3068 #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020)
3069 #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040)
3070 #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080)
3071 #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100)
3072 #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200)
3073 #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400)
3074 #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800)
3075 #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000)
3076 #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000)
3077 #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000)
3078 #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000)
3079
3080 /**************** Bit definition for GPIO_OSPEEDR register ******************/
3081 #define GPIO_OSPEEDR_OSPEEDR0 ((uint32_t)0x00000003)
3082 #define GPIO_OSPEEDR_OSPEEDR0_0 ((uint32_t)0x00000001)
3083 #define GPIO_OSPEEDR_OSPEEDR0_1 ((uint32_t)0x00000002)
3084 #define GPIO_OSPEEDR_OSPEEDR1 ((uint32_t)0x0000000C)
3085 #define GPIO_OSPEEDR_OSPEEDR1_0 ((uint32_t)0x00000004)
3086 #define GPIO_OSPEEDR_OSPEEDR1_1 ((uint32_t)0x00000008)
3087 #define GPIO_OSPEEDR_OSPEEDR2 ((uint32_t)0x00000030)
3088 #define GPIO_OSPEEDR_OSPEEDR2_0 ((uint32_t)0x00000010)
3089 #define GPIO_OSPEEDR_OSPEEDR2_1 ((uint32_t)0x00000020)
3090 #define GPIO_OSPEEDR_OSPEEDR3 ((uint32_t)0x000000C0)
3091 #define GPIO_OSPEEDR_OSPEEDR3_0 ((uint32_t)0x00000040)
3092 #define GPIO_OSPEEDR_OSPEEDR3_1 ((uint32_t)0x00000080)
3093 #define GPIO_OSPEEDR_OSPEEDR4 ((uint32_t)0x00000300)
3094 #define GPIO_OSPEEDR_OSPEEDR4_0 ((uint32_t)0x00000100)
3095 #define GPIO_OSPEEDR_OSPEEDR4_1 ((uint32_t)0x00000200)
3096 #define GPIO_OSPEEDR_OSPEEDR5 ((uint32_t)0x00000C00)
3097 #define GPIO_OSPEEDR_OSPEEDR5_0 ((uint32_t)0x00000400)
3098 #define GPIO_OSPEEDR_OSPEEDR5_1 ((uint32_t)0x00000800)
3099 #define GPIO_OSPEEDR_OSPEEDR6 ((uint32_t)0x00003000)
3100 #define GPIO_OSPEEDR_OSPEEDR6_0 ((uint32_t)0x00001000)
3101 #define GPIO_OSPEEDR_OSPEEDR6_1 ((uint32_t)0x00002000)
3102 #define GPIO_OSPEEDR_OSPEEDR7 ((uint32_t)0x0000C000)
3103 #define GPIO_OSPEEDR_OSPEEDR7_0 ((uint32_t)0x00004000)
3104 #define GPIO_OSPEEDR_OSPEEDR7_1 ((uint32_t)0x00008000)
3105 #define GPIO_OSPEEDR_OSPEEDR8 ((uint32_t)0x00030000)
3106 #define GPIO_OSPEEDR_OSPEEDR8_0 ((uint32_t)0x00010000)
3107 #define GPIO_OSPEEDR_OSPEEDR8_1 ((uint32_t)0x00020000)
3108 #define GPIO_OSPEEDR_OSPEEDR9 ((uint32_t)0x000C0000)
3109 #define GPIO_OSPEEDR_OSPEEDR9_0 ((uint32_t)0x00040000)
3110 #define GPIO_OSPEEDR_OSPEEDR9_1 ((uint32_t)0x00080000)
3111 #define GPIO_OSPEEDR_OSPEEDR10 ((uint32_t)0x00300000)
3112 #define GPIO_OSPEEDR_OSPEEDR10_0 ((uint32_t)0x00100000)
3113 #define GPIO_OSPEEDR_OSPEEDR10_1 ((uint32_t)0x00200000)
3114 #define GPIO_OSPEEDR_OSPEEDR11 ((uint32_t)0x00C00000)
3115 #define GPIO_OSPEEDR_OSPEEDR11_0 ((uint32_t)0x00400000)
3116 #define GPIO_OSPEEDR_OSPEEDR11_1 ((uint32_t)0x00800000)
3117 #define GPIO_OSPEEDR_OSPEEDR12 ((uint32_t)0x03000000)
3118 #define GPIO_OSPEEDR_OSPEEDR12_0 ((uint32_t)0x01000000)
3119 #define GPIO_OSPEEDR_OSPEEDR12_1 ((uint32_t)0x02000000)
3120 #define GPIO_OSPEEDR_OSPEEDR13 ((uint32_t)0x0C000000)
3121 #define GPIO_OSPEEDR_OSPEEDR13_0 ((uint32_t)0x04000000)
3122 #define GPIO_OSPEEDR_OSPEEDR13_1 ((uint32_t)0x08000000)
3123 #define GPIO_OSPEEDR_OSPEEDR14 ((uint32_t)0x30000000)
3124 #define GPIO_OSPEEDR_OSPEEDR14_0 ((uint32_t)0x10000000)
3125 #define GPIO_OSPEEDR_OSPEEDR14_1 ((uint32_t)0x20000000)
3126 #define GPIO_OSPEEDR_OSPEEDR15 ((uint32_t)0xC0000000)
3127 #define GPIO_OSPEEDR_OSPEEDR15_0 ((uint32_t)0x40000000)
3128 #define GPIO_OSPEEDR_OSPEEDR15_1 ((uint32_t)0x80000000)
3129
3130 /* Old Bit definition for GPIO_OSPEEDR register maintained for legacy purpose */
3131 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0
3132 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEEDR0_0
3133 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEEDR0_1
3134 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1
3135 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEEDR1_0
3136 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEEDR1_1
3137 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2
3138 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEEDR2_0
3139 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEEDR2_1
3140 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3
3141 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEEDR3_0
3142 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEEDR3_1
3143 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4
3144 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEEDR4_0
3145 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEEDR4_1
3146 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5
3147 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEEDR5_0
3148 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEEDR5_1
3149 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6
3150 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEEDR6_0
3151 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEEDR6_1
3152 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7
3153 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEEDR7_0
3154 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEEDR7_1
3155 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8
3156 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEEDR8_0
3157 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEEDR8_1
3158 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9
3159 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEEDR9_0
3160 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEEDR9_1
3161 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10
3162 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEEDR10_0
3163 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEEDR10_1
3164 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11
3165 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEEDR11_0
3166 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEEDR11_1
3167 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12
3168 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEEDR12_0
3169 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEEDR12_1
3170 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13
3171 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEEDR13_0
3172 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEEDR13_1
3173 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14
3174 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEEDR14_0
3175 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEEDR14_1
3176 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15
3177 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEEDR15_0
3178 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEEDR15_1
3179
3180 /******************* Bit definition for GPIO_PUPDR register ******************/
3181 #define GPIO_PUPDR_PUPDR0 ((uint32_t)0x00000003)
3182 #define GPIO_PUPDR_PUPDR0_0 ((uint32_t)0x00000001)
3183 #define GPIO_PUPDR_PUPDR0_1 ((uint32_t)0x00000002)
3184 #define GPIO_PUPDR_PUPDR1 ((uint32_t)0x0000000C)
3185 #define GPIO_PUPDR_PUPDR1_0 ((uint32_t)0x00000004)
3186 #define GPIO_PUPDR_PUPDR1_1 ((uint32_t)0x00000008)
3187 #define GPIO_PUPDR_PUPDR2 ((uint32_t)0x00000030)
3188 #define GPIO_PUPDR_PUPDR2_0 ((uint32_t)0x00000010)
3189 #define GPIO_PUPDR_PUPDR2_1 ((uint32_t)0x00000020)
3190 #define GPIO_PUPDR_PUPDR3 ((uint32_t)0x000000C0)
3191 #define GPIO_PUPDR_PUPDR3_0 ((uint32_t)0x00000040)
3192 #define GPIO_PUPDR_PUPDR3_1 ((uint32_t)0x00000080)
3193 #define GPIO_PUPDR_PUPDR4 ((uint32_t)0x00000300)
3194 #define GPIO_PUPDR_PUPDR4_0 ((uint32_t)0x00000100)
3195 #define GPIO_PUPDR_PUPDR4_1 ((uint32_t)0x00000200)
3196 #define GPIO_PUPDR_PUPDR5 ((uint32_t)0x00000C00)
3197 #define GPIO_PUPDR_PUPDR5_0 ((uint32_t)0x00000400)
3198 #define GPIO_PUPDR_PUPDR5_1 ((uint32_t)0x00000800)
3199 #define GPIO_PUPDR_PUPDR6 ((uint32_t)0x00003000)
3200 #define GPIO_PUPDR_PUPDR6_0 ((uint32_t)0x00001000)
3201 #define GPIO_PUPDR_PUPDR6_1 ((uint32_t)0x00002000)
3202 #define GPIO_PUPDR_PUPDR7 ((uint32_t)0x0000C000)
3203 #define GPIO_PUPDR_PUPDR7_0 ((uint32_t)0x00004000)
3204 #define GPIO_PUPDR_PUPDR7_1 ((uint32_t)0x00008000)
3205 #define GPIO_PUPDR_PUPDR8 ((uint32_t)0x00030000)
3206 #define GPIO_PUPDR_PUPDR8_0 ((uint32_t)0x00010000)
3207 #define GPIO_PUPDR_PUPDR8_1 ((uint32_t)0x00020000)
3208 #define GPIO_PUPDR_PUPDR9 ((uint32_t)0x000C0000)
3209 #define GPIO_PUPDR_PUPDR9_0 ((uint32_t)0x00040000)
3210 #define GPIO_PUPDR_PUPDR9_1 ((uint32_t)0x00080000)
3211 #define GPIO_PUPDR_PUPDR10 ((uint32_t)0x00300000)
3212 #define GPIO_PUPDR_PUPDR10_0 ((uint32_t)0x00100000)
3213 #define GPIO_PUPDR_PUPDR10_1 ((uint32_t)0x00200000)
3214 #define GPIO_PUPDR_PUPDR11 ((uint32_t)0x00C00000)
3215 #define GPIO_PUPDR_PUPDR11_0 ((uint32_t)0x00400000)
3216 #define GPIO_PUPDR_PUPDR11_1 ((uint32_t)0x00800000)
3217 #define GPIO_PUPDR_PUPDR12 ((uint32_t)0x03000000)
3218 #define GPIO_PUPDR_PUPDR12_0 ((uint32_t)0x01000000)
3219 #define GPIO_PUPDR_PUPDR12_1 ((uint32_t)0x02000000)
3220 #define GPIO_PUPDR_PUPDR13 ((uint32_t)0x0C000000)
3221 #define GPIO_PUPDR_PUPDR13_0 ((uint32_t)0x04000000)
3222 #define GPIO_PUPDR_PUPDR13_1 ((uint32_t)0x08000000)
3223 #define GPIO_PUPDR_PUPDR14 ((uint32_t)0x30000000)
3224 #define GPIO_PUPDR_PUPDR14_0 ((uint32_t)0x10000000)
3225 #define GPIO_PUPDR_PUPDR14_1 ((uint32_t)0x20000000)
3226 #define GPIO_PUPDR_PUPDR15 ((uint32_t)0xC0000000)
3227 #define GPIO_PUPDR_PUPDR15_0 ((uint32_t)0x40000000)
3228 #define GPIO_PUPDR_PUPDR15_1 ((uint32_t)0x80000000)
3229
3230 /******************* Bit definition for GPIO_IDR register *******************/
3231 #define GPIO_IDR_0 ((uint32_t)0x00000001)
3232 #define GPIO_IDR_1 ((uint32_t)0x00000002)
3233 #define GPIO_IDR_2 ((uint32_t)0x00000004)
3234 #define GPIO_IDR_3 ((uint32_t)0x00000008)
3235 #define GPIO_IDR_4 ((uint32_t)0x00000010)
3236 #define GPIO_IDR_5 ((uint32_t)0x00000020)
3237 #define GPIO_IDR_6 ((uint32_t)0x00000040)
3238 #define GPIO_IDR_7 ((uint32_t)0x00000080)
3239 #define GPIO_IDR_8 ((uint32_t)0x00000100)
3240 #define GPIO_IDR_9 ((uint32_t)0x00000200)
3241 #define GPIO_IDR_10 ((uint32_t)0x00000400)
3242 #define GPIO_IDR_11 ((uint32_t)0x00000800)
3243 #define GPIO_IDR_12 ((uint32_t)0x00001000)
3244 #define GPIO_IDR_13 ((uint32_t)0x00002000)
3245 #define GPIO_IDR_14 ((uint32_t)0x00004000)
3246 #define GPIO_IDR_15 ((uint32_t)0x00008000)
3247
3248 /****************** Bit definition for GPIO_ODR register ********************/
3249 #define GPIO_ODR_0 ((uint32_t)0x00000001)
3250 #define GPIO_ODR_1 ((uint32_t)0x00000002)
3251 #define GPIO_ODR_2 ((uint32_t)0x00000004)
3252 #define GPIO_ODR_3 ((uint32_t)0x00000008)
3253 #define GPIO_ODR_4 ((uint32_t)0x00000010)
3254 #define GPIO_ODR_5 ((uint32_t)0x00000020)
3255 #define GPIO_ODR_6 ((uint32_t)0x00000040)
3256 #define GPIO_ODR_7 ((uint32_t)0x00000080)
3257 #define GPIO_ODR_8 ((uint32_t)0x00000100)
3258 #define GPIO_ODR_9 ((uint32_t)0x00000200)
3259 #define GPIO_ODR_10 ((uint32_t)0x00000400)
3260 #define GPIO_ODR_11 ((uint32_t)0x00000800)
3261 #define GPIO_ODR_12 ((uint32_t)0x00001000)
3262 #define GPIO_ODR_13 ((uint32_t)0x00002000)
3263 #define GPIO_ODR_14 ((uint32_t)0x00004000)
3264 #define GPIO_ODR_15 ((uint32_t)0x00008000)
3265
3266 /****************** Bit definition for GPIO_BSRR register ********************/
3267 #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001)
3268 #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002)
3269 #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004)
3270 #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008)
3271 #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010)
3272 #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020)
3273 #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040)
3274 #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080)
3275 #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100)
3276 #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200)
3277 #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400)
3278 #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800)
3279 #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000)
3280 #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000)
3281 #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000)
3282 #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000)
3283 #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000)
3284 #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000)
3285 #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000)
3286 #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000)
3287 #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000)
3288 #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000)
3289 #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000)
3290 #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000)
3291 #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000)
3292 #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000)
3293 #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000)
3294 #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000)
3295 #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000)
3296 #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000)
3297 #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000)
3298 #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000)
3299
3300 /****************** Bit definition for GPIO_LCKR register ********************/
3301 #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001)
3302 #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002)
3303 #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004)
3304 #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008)
3305 #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010)
3306 #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020)
3307 #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040)
3308 #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080)
3309 #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100)
3310 #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200)
3311 #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400)
3312 #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800)
3313 #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000)
3314 #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000)
3315 #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000)
3316 #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000)
3317 #define GPIO_LCKR_LCKK ((uint32_t)0x00010000)
3318
3319 /****************** Bit definition for GPIO_AFRL register ********************/
3320 #define GPIO_AFRL_AFRL0 ((uint32_t)0x0000000F)
3321 #define GPIO_AFRL_AFRL1 ((uint32_t)0x000000F0)
3322 #define GPIO_AFRL_AFRL2 ((uint32_t)0x00000F00)
3323 #define GPIO_AFRL_AFRL3 ((uint32_t)0x0000F000)
3324 #define GPIO_AFRL_AFRL4 ((uint32_t)0x000F0000)
3325 #define GPIO_AFRL_AFRL5 ((uint32_t)0x00F00000)
3326 #define GPIO_AFRL_AFRL6 ((uint32_t)0x0F000000)
3327 #define GPIO_AFRL_AFRL7 ((uint32_t)0xF0000000)
3328
3329 /****************** Bit definition for GPIO_AFRH register ********************/
3330 #define GPIO_AFRH_AFRH0 ((uint32_t)0x0000000F)
3331 #define GPIO_AFRH_AFRH1 ((uint32_t)0x000000F0)
3332 #define GPIO_AFRH_AFRH2 ((uint32_t)0x00000F00)
3333 #define GPIO_AFRH_AFRH3 ((uint32_t)0x0000F000)
3334 #define GPIO_AFRH_AFRH4 ((uint32_t)0x000F0000)
3335 #define GPIO_AFRH_AFRH5 ((uint32_t)0x00F00000)
3336 #define GPIO_AFRH_AFRH6 ((uint32_t)0x0F000000)
3337 #define GPIO_AFRH_AFRH7 ((uint32_t)0xF0000000)
3338
3339 /****************** Bit definition for GPIO_BRR register *********************/
3340 #define GPIO_BRR_BR_0 ((uint32_t)0x00000001)
3341 #define GPIO_BRR_BR_1 ((uint32_t)0x00000002)
3342 #define GPIO_BRR_BR_2 ((uint32_t)0x00000004)
3343 #define GPIO_BRR_BR_3 ((uint32_t)0x00000008)
3344 #define GPIO_BRR_BR_4 ((uint32_t)0x00000010)
3345 #define GPIO_BRR_BR_5 ((uint32_t)0x00000020)
3346 #define GPIO_BRR_BR_6 ((uint32_t)0x00000040)
3347 #define GPIO_BRR_BR_7 ((uint32_t)0x00000080)
3348 #define GPIO_BRR_BR_8 ((uint32_t)0x00000100)
3349 #define GPIO_BRR_BR_9 ((uint32_t)0x00000200)
3350 #define GPIO_BRR_BR_10 ((uint32_t)0x00000400)
3351 #define GPIO_BRR_BR_11 ((uint32_t)0x00000800)
3352 #define GPIO_BRR_BR_12 ((uint32_t)0x00001000)
3353 #define GPIO_BRR_BR_13 ((uint32_t)0x00002000)
3354 #define GPIO_BRR_BR_14 ((uint32_t)0x00004000)
3355 #define GPIO_BRR_BR_15 ((uint32_t)0x00008000)
3356
3357 /******************************************************************************/
3358 /* */
3359 /* Inter-integrated Circuit Interface (I2C) */
3360 /* */
3361 /******************************************************************************/
3362
3363 /******************* Bit definition for I2C_CR1 register *******************/
3364 #define I2C_CR1_PE ((uint32_t)0x00000001) /*!< Peripheral enable */
3365 #define I2C_CR1_TXIE ((uint32_t)0x00000002) /*!< TX interrupt enable */
3366 #define I2C_CR1_RXIE ((uint32_t)0x00000004) /*!< RX interrupt enable */
3367 #define I2C_CR1_ADDRIE ((uint32_t)0x00000008) /*!< Address match interrupt enable */
3368 #define I2C_CR1_NACKIE ((uint32_t)0x00000010) /*!< NACK received interrupt enable */
3369 #define I2C_CR1_STOPIE ((uint32_t)0x00000020) /*!< STOP detection interrupt enable */
3370 #define I2C_CR1_TCIE ((uint32_t)0x00000040) /*!< Transfer complete interrupt enable */
3371 #define I2C_CR1_ERRIE ((uint32_t)0x00000080) /*!< Errors interrupt enable */
3372 #define I2C_CR1_DFN ((uint32_t)0x00000F00) /*!< Digital noise filter */
3373 #define I2C_CR1_ANFOFF ((uint32_t)0x00001000) /*!< Analog noise filter OFF */
3374 #define I2C_CR1_SWRST ((uint32_t)0x00002000) /*!< Software reset */
3375 #define I2C_CR1_TXDMAEN ((uint32_t)0x00004000) /*!< DMA transmission requests enable */
3376 #define I2C_CR1_RXDMAEN ((uint32_t)0x00008000) /*!< DMA reception requests enable */
3377 #define I2C_CR1_SBC ((uint32_t)0x00010000) /*!< Slave byte control */
3378 #define I2C_CR1_NOSTRETCH ((uint32_t)0x00020000) /*!< Clock stretching disable */
3379 #define I2C_CR1_WUPEN ((uint32_t)0x00040000) /*!< Wakeup from STOP enable */
3380 #define I2C_CR1_GCEN ((uint32_t)0x00080000) /*!< General call enable */
3381 #define I2C_CR1_SMBHEN ((uint32_t)0x00100000) /*!< SMBus host address enable */
3382 #define I2C_CR1_SMBDEN ((uint32_t)0x00200000) /*!< SMBus device default address enable */
3383 #define I2C_CR1_ALERTEN ((uint32_t)0x00400000) /*!< SMBus alert enable */
3384 #define I2C_CR1_PECEN ((uint32_t)0x00800000) /*!< PEC enable */
3385
3386 /****************** Bit definition for I2C_CR2 register ********************/
3387 #define I2C_CR2_SADD ((uint32_t)0x000003FF) /*!< Slave address (master mode) */
3388 #define I2C_CR2_RD_WRN ((uint32_t)0x00000400) /*!< Transfer direction (master mode) */
3389 #define I2C_CR2_ADD10 ((uint32_t)0x00000800) /*!< 10-bit addressing mode (master mode) */
3390 #define I2C_CR2_HEAD10R ((uint32_t)0x00001000) /*!< 10-bit address header only read direction (master mode) */
3391 #define I2C_CR2_START ((uint32_t)0x00002000) /*!< START generation */
3392 #define I2C_CR2_STOP ((uint32_t)0x00004000) /*!< STOP generation (master mode) */
3393 #define I2C_CR2_NACK ((uint32_t)0x00008000) /*!< NACK generation (slave mode) */
3394 #define I2C_CR2_NBYTES ((uint32_t)0x00FF0000) /*!< Number of bytes */
3395 #define I2C_CR2_RELOAD ((uint32_t)0x01000000) /*!< NBYTES reload mode */
3396 #define I2C_CR2_AUTOEND ((uint32_t)0x02000000) /*!< Automatic end mode (master mode) */
3397 #define I2C_CR2_PECBYTE ((uint32_t)0x04000000) /*!< Packet error checking byte */
3398
3399 /******************* Bit definition for I2C_OAR1 register ******************/
3400 #define I2C_OAR1_OA1 ((uint32_t)0x000003FF) /*!< Interface own address 1 */
3401 #define I2C_OAR1_OA1MODE ((uint32_t)0x00000400) /*!< Own address 1 10-bit mode */
3402 #define I2C_OAR1_OA1EN ((uint32_t)0x00008000) /*!< Own address 1 enable */
3403
3404 /******************* Bit definition for I2C_OAR2 register ******************/
3405 #define I2C_OAR2_OA2 ((uint32_t)0x000000FE) /*!< Interface own address 2 */
3406 #define I2C_OAR2_OA2MSK ((uint32_t)0x00000700) /*!< Own address 2 masks */
3407 #define I2C_OAR2_OA2EN ((uint32_t)0x00008000) /*!< Own address 2 enable */
3408
3409 /******************* Bit definition for I2C_TIMINGR register ****************/
3410 #define I2C_TIMINGR_SCLL ((uint32_t)0x000000FF) /*!< SCL low period (master mode) */
3411 #define I2C_TIMINGR_SCLH ((uint32_t)0x0000FF00) /*!< SCL high period (master mode) */
3412 #define I2C_TIMINGR_SDADEL ((uint32_t)0x000F0000) /*!< Data hold time */
3413 #define I2C_TIMINGR_SCLDEL ((uint32_t)0x00F00000) /*!< Data setup time */
3414 #define I2C_TIMINGR_PRESC ((uint32_t)0xF0000000) /*!< Timings prescaler */
3415
3416 /******************* Bit definition for I2C_TIMEOUTR register ****************/
3417 #define I2C_TIMEOUTR_TIMEOUTA ((uint32_t)0x00000FFF) /*!< Bus timeout A */
3418 #define I2C_TIMEOUTR_TIDLE ((uint32_t)0x00001000) /*!< Idle clock timeout detection */
3419 #define I2C_TIMEOUTR_TIMOUTEN ((uint32_t)0x00008000) /*!< Clock timeout enable */
3420 #define I2C_TIMEOUTR_TIMEOUTB ((uint32_t)0x0FFF0000) /*!< Bus timeout B*/
3421 #define I2C_TIMEOUTR_TEXTEN ((uint32_t)0x80000000) /*!< Extended clock timeout enable */
3422
3423 /****************** Bit definition for I2C_ISR register ********************/
3424 #define I2C_ISR_TXE ((uint32_t)0x00000001) /*!< Transmit data register empty */
3425 #define I2C_ISR_TXIS ((uint32_t)0x00000002) /*!< Transmit interrupt status */
3426 #define I2C_ISR_RXNE ((uint32_t)0x00000004) /*!< Receive data register not empty */
3427 #define I2C_ISR_ADDR ((uint32_t)0x00000008) /*!< Address matched (slave mode)*/
3428 #define I2C_ISR_NACKF ((uint32_t)0x00000010) /*!< NACK received flag */
3429 #define I2C_ISR_STOPF ((uint32_t)0x00000020) /*!< STOP detection flag */
3430 #define I2C_ISR_TC ((uint32_t)0x00000040) /*!< Transfer complete (master mode) */
3431 #define I2C_ISR_TCR ((uint32_t)0x00000080) /*!< Transfer complete reload */
3432 #define I2C_ISR_BERR ((uint32_t)0x00000100) /*!< Bus error */
3433 #define I2C_ISR_ARLO ((uint32_t)0x00000200) /*!< Arbitration lost */
3434 #define I2C_ISR_OVR ((uint32_t)0x00000400) /*!< Overrun/Underrun */
3435 #define I2C_ISR_PECERR ((uint32_t)0x00000800) /*!< PEC error in reception */
3436 #define I2C_ISR_TIMEOUT ((uint32_t)0x00001000) /*!< Timeout or Tlow detection flag */
3437 #define I2C_ISR_ALERT ((uint32_t)0x00002000) /*!< SMBus alert */
3438 #define I2C_ISR_BUSY ((uint32_t)0x00008000) /*!< Bus busy */
3439 #define I2C_ISR_DIR ((uint32_t)0x00010000) /*!< Transfer direction (slave mode) */
3440 #define I2C_ISR_ADDCODE ((uint32_t)0x00FE0000) /*!< Address match code (slave mode) */
3441
3442 /****************** Bit definition for I2C_ICR register ********************/
3443 #define I2C_ICR_ADDRCF ((uint32_t)0x00000008) /*!< Address matched clear flag */
3444 #define I2C_ICR_NACKCF ((uint32_t)0x00000010) /*!< NACK clear flag */
3445 #define I2C_ICR_STOPCF ((uint32_t)0x00000020) /*!< STOP detection clear flag */
3446 #define I2C_ICR_BERRCF ((uint32_t)0x00000100) /*!< Bus error clear flag */
3447 #define I2C_ICR_ARLOCF ((uint32_t)0x00000200) /*!< Arbitration lost clear flag */
3448 #define I2C_ICR_OVRCF ((uint32_t)0x00000400) /*!< Overrun/Underrun clear flag */
3449 #define I2C_ICR_PECCF ((uint32_t)0x00000800) /*!< PAC error clear flag */
3450 #define I2C_ICR_TIMOUTCF ((uint32_t)0x00001000) /*!< Timeout clear flag */
3451 #define I2C_ICR_ALERTCF ((uint32_t)0x00002000) /*!< Alert clear flag */
3452
3453 /****************** Bit definition for I2C_PECR register *******************/
3454 #define I2C_PECR_PEC ((uint32_t)0x000000FF) /*!< PEC register */
3455
3456 /****************** Bit definition for I2C_RXDR register *********************/
3457 #define I2C_RXDR_RXDATA ((uint32_t)0x000000FF) /*!< 8-bit receive data */
3458
3459 /****************** Bit definition for I2C_TXDR register *******************/
3460 #define I2C_TXDR_TXDATA ((uint32_t)0x000000FF) /*!< 8-bit transmit data */
3461
3462 /*****************************************************************************/
3463 /* */
3464 /* Independent WATCHDOG (IWDG) */
3465 /* */
3466 /*****************************************************************************/
3467 /******************* Bit definition for IWDG_KR register *******************/
3468 #define IWDG_KR_KEY ((uint32_t)0xFFFF) /*!< Key value (write only, read 0000h) */
3469
3470 /******************* Bit definition for IWDG_PR register *******************/
3471 #define IWDG_PR_PR ((uint32_t)0x07) /*!< PR[2:0] (Prescaler divider) */
3472 #define IWDG_PR_PR_0 ((uint32_t)0x01) /*!< Bit 0 */
3473 #define IWDG_PR_PR_1 ((uint32_t)0x02) /*!< Bit 1 */
3474 #define IWDG_PR_PR_2 ((uint32_t)0x04) /*!< Bit 2 */
3475
3476 /******************* Bit definition for IWDG_RLR register ******************/
3477 #define IWDG_RLR_RL ((uint32_t)0x0FFF) /*!< Watchdog counter reload value */
3478
3479 /******************* Bit definition for IWDG_SR register *******************/
3480 #define IWDG_SR_PVU ((uint32_t)0x01) /*!< Watchdog prescaler value update */
3481 #define IWDG_SR_RVU ((uint32_t)0x02) /*!< Watchdog counter reload value update */
3482 #define IWDG_SR_WVU ((uint32_t)0x04) /*!< Watchdog counter window value update */
3483
3484 /******************* Bit definition for IWDG_KR register *******************/
3485 #define IWDG_WINR_WIN ((uint32_t)0x0FFF) /*!< Watchdog counter window value */
3486
3487 /*****************************************************************************/
3488 /* */
3489 /* Power Control (PWR) */
3490 /* */
3491 /*****************************************************************************/
3492
3493 /******************** Bit definition for PWR_CR register *******************/
3494 #define PWR_CR_LPDS ((uint32_t)0x00000001) /*!< Low-power Deepsleep */
3495 #define PWR_CR_PDDS ((uint32_t)0x00000002) /*!< Power Down Deepsleep */
3496 #define PWR_CR_CWUF ((uint32_t)0x00000004) /*!< Clear Wakeup Flag */
3497 #define PWR_CR_CSBF ((uint32_t)0x00000008) /*!< Clear Standby Flag */
3498 #define PWR_CR_PVDE ((uint32_t)0x00000010) /*!< Power Voltage Detector Enable */
3499
3500 #define PWR_CR_PLS ((uint32_t)0x000000E0) /*!< PLS[2:0] bits (PVD Level Selection) */
3501 #define PWR_CR_PLS_0 ((uint32_t)0x00000020) /*!< Bit 0 */
3502 #define PWR_CR_PLS_1 ((uint32_t)0x00000040) /*!< Bit 1 */
3503 #define PWR_CR_PLS_2 ((uint32_t)0x00000080) /*!< Bit 2 */
3504
3505 /*!< PVD level configuration */
3506 #define PWR_CR_PLS_LEV0 ((uint32_t)0x00000000) /*!< PVD level 0 */
3507 #define PWR_CR_PLS_LEV1 ((uint32_t)0x00000020) /*!< PVD level 1 */
3508 #define PWR_CR_PLS_LEV2 ((uint32_t)0x00000040) /*!< PVD level 2 */
3509 #define PWR_CR_PLS_LEV3 ((uint32_t)0x00000060) /*!< PVD level 3 */
3510 #define PWR_CR_PLS_LEV4 ((uint32_t)0x00000080) /*!< PVD level 4 */
3511 #define PWR_CR_PLS_LEV5 ((uint32_t)0x000000A0) /*!< PVD level 5 */
3512 #define PWR_CR_PLS_LEV6 ((uint32_t)0x000000C0) /*!< PVD level 6 */
3513 #define PWR_CR_PLS_LEV7 ((uint32_t)0x000000E0) /*!< PVD level 7 */
3514
3515 #define PWR_CR_DBP ((uint32_t)0x00000100) /*!< Disable Backup Domain write protection */
3516
3517 /******************* Bit definition for PWR_CSR register *******************/
3518 #define PWR_CSR_WUF ((uint32_t)0x00000001) /*!< Wakeup Flag */
3519 #define PWR_CSR_SBF ((uint32_t)0x00000002) /*!< Standby Flag */
3520 #define PWR_CSR_PVDO ((uint32_t)0x00000004) /*!< PVD Output */
3521 #define PWR_CSR_VREFINTRDYF ((uint32_t)0x00000008) /*!< Internal voltage reference (VREFINT) ready flag */
3522
3523 #define PWR_CSR_EWUP1 ((uint32_t)0x00000100) /*!< Enable WKUP pin 1 */
3524 #define PWR_CSR_EWUP2 ((uint32_t)0x00000200) /*!< Enable WKUP pin 2 */
3525 #define PWR_CSR_EWUP3 ((uint32_t)0x00000400) /*!< Enable WKUP pin 3 */
3526 #define PWR_CSR_EWUP4 ((uint32_t)0x00000800) /*!< Enable WKUP pin 4 */
3527 #define PWR_CSR_EWUP5 ((uint32_t)0x00001000) /*!< Enable WKUP pin 5 */
3528 #define PWR_CSR_EWUP6 ((uint32_t)0x00002000) /*!< Enable WKUP pin 6 */
3529 #define PWR_CSR_EWUP7 ((uint32_t)0x00004000) /*!< Enable WKUP pin 7 */
3530 #define PWR_CSR_EWUP8 ((uint32_t)0x00008000) /*!< Enable WKUP pin 8 */
3531
3532 /*****************************************************************************/
3533 /* */
3534 /* Reset and Clock Control */
3535 /* */
3536 /*****************************************************************************/
3537
3538 /******************** Bit definition for RCC_CR register *******************/
3539 #define RCC_CR_HSION ((uint32_t)0x00000001) /*!< Internal High Speed clock enable */
3540 #define RCC_CR_HSIRDY ((uint32_t)0x00000002) /*!< Internal High Speed clock ready flag */
3541
3542 #define RCC_CR_HSITRIM ((uint32_t)0x000000F8) /*!< Internal High Speed clock trimming */
3543 #define RCC_CR_HSITRIM_0 ((uint32_t)0x00000008) /*!<Bit 0 */
3544 #define RCC_CR_HSITRIM_1 ((uint32_t)0x00000010) /*!<Bit 1 */
3545 #define RCC_CR_HSITRIM_2 ((uint32_t)0x00000020) /*!<Bit 2 */
3546 #define RCC_CR_HSITRIM_3 ((uint32_t)0x00000040) /*!<Bit 3 */
3547 #define RCC_CR_HSITRIM_4 ((uint32_t)0x00000080) /*!<Bit 4 */
3548
3549 #define RCC_CR_HSICAL ((uint32_t)0x0000FF00) /*!< Internal High Speed clock Calibration */
3550 #define RCC_CR_HSICAL_0 ((uint32_t)0x00000100) /*!<Bit 0 */
3551 #define RCC_CR_HSICAL_1 ((uint32_t)0x00000200) /*!<Bit 1 */
3552 #define RCC_CR_HSICAL_2 ((uint32_t)0x00000400) /*!<Bit 2 */
3553 #define RCC_CR_HSICAL_3 ((uint32_t)0x00000800) /*!<Bit 3 */
3554 #define RCC_CR_HSICAL_4 ((uint32_t)0x00001000) /*!<Bit 4 */
3555 #define RCC_CR_HSICAL_5 ((uint32_t)0x00002000) /*!<Bit 5 */
3556 #define RCC_CR_HSICAL_6 ((uint32_t)0x00004000) /*!<Bit 6 */
3557 #define RCC_CR_HSICAL_7 ((uint32_t)0x00008000) /*!<Bit 7 */
3558
3559 #define RCC_CR_HSEON ((uint32_t)0x00010000) /*!< External High Speed clock enable */
3560 #define RCC_CR_HSERDY ((uint32_t)0x00020000) /*!< External High Speed clock ready flag */
3561 #define RCC_CR_HSEBYP ((uint32_t)0x00040000) /*!< External High Speed clock Bypass */
3562 #define RCC_CR_CSSON ((uint32_t)0x00080000) /*!< Clock Security System enable */
3563 #define RCC_CR_PLLON ((uint32_t)0x01000000) /*!< PLL enable */
3564 #define RCC_CR_PLLRDY ((uint32_t)0x02000000) /*!< PLL clock ready flag */
3565
3566 /******************** Bit definition for RCC_CFGR register *****************/
3567 /*!< SW configuration */
3568 #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */
3569 #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */
3570 #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */
3571
3572 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */
3573 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */
3574 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL selected as system clock */
3575 #define RCC_CFGR_SW_HSI48 ((uint32_t)0x00000003) /*!< HSI48 selected as system clock */
3576
3577 /*!< SWS configuration */
3578 #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */
3579 #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */
3580 #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */
3581
3582 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */
3583 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */
3584 #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL used as system clock */
3585 #define RCC_CFGR_SWS_HSI48 ((uint32_t)0x0000000C) /*!< HSI48 oscillator used as system clock */
3586
3587 /*!< HPRE configuration */
3588 #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */
3589 #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */
3590 #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */
3591 #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */
3592 #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */
3593
3594 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */
3595 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */
3596 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */
3597 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */
3598 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */
3599 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */
3600 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */
3601 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */
3602 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */
3603
3604 /*!< PPRE configuration */
3605 #define RCC_CFGR_PPRE ((uint32_t)0x00000700) /*!< PRE[2:0] bits (APB prescaler) */
3606 #define RCC_CFGR_PPRE_0 ((uint32_t)0x00000100) /*!< Bit 0 */
3607 #define RCC_CFGR_PPRE_1 ((uint32_t)0x00000200) /*!< Bit 1 */
3608 #define RCC_CFGR_PPRE_2 ((uint32_t)0x00000400) /*!< Bit 2 */
3609
3610 #define RCC_CFGR_PPRE_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
3611 #define RCC_CFGR_PPRE_DIV2 ((uint32_t)0x00000400) /*!< HCLK divided by 2 */
3612 #define RCC_CFGR_PPRE_DIV4 ((uint32_t)0x00000500) /*!< HCLK divided by 4 */
3613 #define RCC_CFGR_PPRE_DIV8 ((uint32_t)0x00000600) /*!< HCLK divided by 8 */
3614 #define RCC_CFGR_PPRE_DIV16 ((uint32_t)0x00000700) /*!< HCLK divided by 16 */
3615
3616 /*!< ADCPPRE configuration: obsolete setting for STM32F091xC */
3617 /*#define RCC_CFGR_ADCPRE ((uint32_t)0x00004000)*/ /*!< ADCPRE bit (ADC prescaler) */
3618
3619 /*#define RCC_CFGR_ADCPRE_DIV2 ((uint32_t)0x00000000)*/ /*!< PCLK divided by 2 */
3620 /*#define RCC_CFGR_ADCPRE_DIV4 ((uint32_t)0x00004000)*/ /*!< PCLK divided by 4 */
3621
3622 #define RCC_CFGR_PLLSRC ((uint32_t)0x00018000) /*!< PLL entry clock source */
3623 #define RCC_CFGR_PLLSRC_HSI_DIV2 ((uint32_t)0x00000000) /*!< HSI clock divided by 2 selected as PLL entry clock source */
3624 #define RCC_CFGR_PLLSRC_HSI_PREDIV ((uint32_t)0x00008000) /*!< HSI/PREDIV clock selected as PLL entry clock source */
3625 #define RCC_CFGR_PLLSRC_HSE_PREDIV ((uint32_t)0x00010000) /*!< HSE/PREDIV clock selected as PLL entry clock source */
3626 #define RCC_CFGR_PLLSRC_HSI48_PREDIV ((uint32_t)0x00018000) /*!< HSI48/PREDIV clock selected as PLL entry clock source */
3627
3628 #define RCC_CFGR_PLLXTPRE ((uint32_t)0x00020000) /*!< HSE divider for PLL entry */
3629 #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV1 ((uint32_t)0x00000000) /*!< HSE/PREDIV clock not divided for PLL entry */
3630 #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV2 ((uint32_t)0x00020000) /*!< HSE/PREDIV clock divided by 2 for PLL entry */
3631
3632 /*!< PLLMUL configuration */
3633 #define RCC_CFGR_PLLMUL ((uint32_t)0x003C0000) /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
3634 #define RCC_CFGR_PLLMUL_0 ((uint32_t)0x00040000) /*!< Bit 0 */
3635 #define RCC_CFGR_PLLMUL_1 ((uint32_t)0x00080000) /*!< Bit 1 */
3636 #define RCC_CFGR_PLLMUL_2 ((uint32_t)0x00100000) /*!< Bit 2 */
3637 #define RCC_CFGR_PLLMUL_3 ((uint32_t)0x00200000) /*!< Bit 3 */
3638
3639 #define RCC_CFGR_PLLMUL2 ((uint32_t)0x00000000) /*!< PLL input clock*2 */
3640 #define RCC_CFGR_PLLMUL3 ((uint32_t)0x00040000) /*!< PLL input clock*3 */
3641 #define RCC_CFGR_PLLMUL4 ((uint32_t)0x00080000) /*!< PLL input clock*4 */
3642 #define RCC_CFGR_PLLMUL5 ((uint32_t)0x000C0000) /*!< PLL input clock*5 */
3643 #define RCC_CFGR_PLLMUL6 ((uint32_t)0x00100000) /*!< PLL input clock*6 */
3644 #define RCC_CFGR_PLLMUL7 ((uint32_t)0x00140000) /*!< PLL input clock*7 */
3645 #define RCC_CFGR_PLLMUL8 ((uint32_t)0x00180000) /*!< PLL input clock*8 */
3646 #define RCC_CFGR_PLLMUL9 ((uint32_t)0x001C0000) /*!< PLL input clock*9 */
3647 #define RCC_CFGR_PLLMUL10 ((uint32_t)0x00200000) /*!< PLL input clock10 */
3648 #define RCC_CFGR_PLLMUL11 ((uint32_t)0x00240000) /*!< PLL input clock*11 */
3649 #define RCC_CFGR_PLLMUL12 ((uint32_t)0x00280000) /*!< PLL input clock*12 */
3650 #define RCC_CFGR_PLLMUL13 ((uint32_t)0x002C0000) /*!< PLL input clock*13 */
3651 #define RCC_CFGR_PLLMUL14 ((uint32_t)0x00300000) /*!< PLL input clock*14 */
3652 #define RCC_CFGR_PLLMUL15 ((uint32_t)0x00340000) /*!< PLL input clock*15 */
3653 #define RCC_CFGR_PLLMUL16 ((uint32_t)0x00380000) /*!< PLL input clock*16 */
3654
3655 /*!< MCO configuration */
3656 #define RCC_CFGR_MCO ((uint32_t)0x0F000000) /*!< MCO[3:0] bits (Microcontroller Clock Output) */
3657 #define RCC_CFGR_MCO_0 ((uint32_t)0x01000000) /*!< Bit 0 */
3658 #define RCC_CFGR_MCO_1 ((uint32_t)0x02000000) /*!< Bit 1 */
3659 #define RCC_CFGR_MCO_2 ((uint32_t)0x04000000) /*!< Bit 2 */
3660 #define RCC_CFGR_MCO_3 ((uint32_t)0x08000000) /*!< Bit 3 */
3661
3662 #define RCC_CFGR_MCO_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */
3663 #define RCC_CFGR_MCO_HSI14 ((uint32_t)0x01000000) /*!< HSI14 clock selected as MCO source */
3664 #define RCC_CFGR_MCO_LSI ((uint32_t)0x02000000) /*!< LSI clock selected as MCO source */
3665 #define RCC_CFGR_MCO_LSE ((uint32_t)0x03000000) /*!< LSE clock selected as MCO source */
3666 #define RCC_CFGR_MCO_SYSCLK ((uint32_t)0x04000000) /*!< System clock selected as MCO source */
3667 #define RCC_CFGR_MCO_HSI ((uint32_t)0x05000000) /*!< HSI clock selected as MCO source */
3668 #define RCC_CFGR_MCO_HSE ((uint32_t)0x06000000) /*!< HSE clock selected as MCO source */
3669 #define RCC_CFGR_MCO_PLL ((uint32_t)0x07000000) /*!< PLL clock divided by 2 selected as MCO source */
3670 #define RCC_CFGR_MCO_HSI48 ((uint32_t)0x08000000) /*!< HSI48 clock selected as MCO source */
3671
3672 #define RCC_CFGR_MCOPRE ((uint32_t)0x70000000) /*!< MCO prescaler */
3673 #define RCC_CFGR_MCOPRE_DIV1 ((uint32_t)0x00000000) /*!< MCO is divided by 1 */
3674 #define RCC_CFGR_MCOPRE_DIV2 ((uint32_t)0x10000000) /*!< MCO is divided by 2 */
3675 #define RCC_CFGR_MCOPRE_DIV4 ((uint32_t)0x20000000) /*!< MCO is divided by 4 */
3676 #define RCC_CFGR_MCOPRE_DIV8 ((uint32_t)0x30000000) /*!< MCO is divided by 8 */
3677 #define RCC_CFGR_MCOPRE_DIV16 ((uint32_t)0x40000000) /*!< MCO is divided by 16 */
3678 #define RCC_CFGR_MCOPRE_DIV32 ((uint32_t)0x50000000) /*!< MCO is divided by 32 */
3679 #define RCC_CFGR_MCOPRE_DIV64 ((uint32_t)0x60000000) /*!< MCO is divided by 64 */
3680 #define RCC_CFGR_MCOPRE_DIV128 ((uint32_t)0x70000000) /*!< MCO is divided by 128 */
3681
3682 #define RCC_CFGR_PLLNODIV ((uint32_t)0x80000000) /*!< PLL is not divided to MCO */
3683
3684 /*!<****************** Bit definition for RCC_CIR register *****************/
3685 #define RCC_CIR_LSIRDYF ((uint32_t)0x00000001) /*!< LSI Ready Interrupt flag */
3686 #define RCC_CIR_LSERDYF ((uint32_t)0x00000002) /*!< LSE Ready Interrupt flag */
3687 #define RCC_CIR_HSIRDYF ((uint32_t)0x00000004) /*!< HSI Ready Interrupt flag */
3688 #define RCC_CIR_HSERDYF ((uint32_t)0x00000008) /*!< HSE Ready Interrupt flag */
3689 #define RCC_CIR_PLLRDYF ((uint32_t)0x00000010) /*!< PLL Ready Interrupt flag */
3690 #define RCC_CIR_HSI14RDYF ((uint32_t)0x00000020) /*!< HSI14 Ready Interrupt flag */
3691 #define RCC_CIR_HSI48RDYF ((uint32_t)0x00000040) /*!< HSI48 Ready Interrupt flag */
3692 #define RCC_CIR_CSSF ((uint32_t)0x00000080) /*!< Clock Security System Interrupt flag */
3693 #define RCC_CIR_LSIRDYIE ((uint32_t)0x00000100) /*!< LSI Ready Interrupt Enable */
3694 #define RCC_CIR_LSERDYIE ((uint32_t)0x00000200) /*!< LSE Ready Interrupt Enable */
3695 #define RCC_CIR_HSIRDYIE ((uint32_t)0x00000400) /*!< HSI Ready Interrupt Enable */
3696 #define RCC_CIR_HSERDYIE ((uint32_t)0x00000800) /*!< HSE Ready Interrupt Enable */
3697 #define RCC_CIR_PLLRDYIE ((uint32_t)0x00001000) /*!< PLL Ready Interrupt Enable */
3698 #define RCC_CIR_HSI14RDYIE ((uint32_t)0x00002000) /*!< HSI14 Ready Interrupt Enable */
3699 #define RCC_CIR_HSI48RDYIE ((uint32_t)0x00004000) /*!< HSI48 Ready Interrupt Enable */
3700 #define RCC_CIR_LSIRDYC ((uint32_t)0x00010000) /*!< LSI Ready Interrupt Clear */
3701 #define RCC_CIR_LSERDYC ((uint32_t)0x00020000) /*!< LSE Ready Interrupt Clear */
3702 #define RCC_CIR_HSIRDYC ((uint32_t)0x00040000) /*!< HSI Ready Interrupt Clear */
3703 #define RCC_CIR_HSERDYC ((uint32_t)0x00080000) /*!< HSE Ready Interrupt Clear */
3704 #define RCC_CIR_PLLRDYC ((uint32_t)0x00100000) /*!< PLL Ready Interrupt Clear */
3705 #define RCC_CIR_HSI14RDYC ((uint32_t)0x00200000) /*!< HSI14 Ready Interrupt Clear */
3706 #define RCC_CIR_HSI48RDYC ((uint32_t)0x00400000) /*!< HSI48 Ready Interrupt Clear */
3707 #define RCC_CIR_CSSC ((uint32_t)0x00800000) /*!< Clock Security System Interrupt Clear */
3708
3709 /***************** Bit definition for RCC_APB2RSTR register ****************/
3710 #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00000001) /*!< SYSCFG clock reset */
3711 #define RCC_APB2RSTR_ADCRST ((uint32_t)0x00000200) /*!< ADC clock reset */
3712 #define RCC_APB2RSTR_USART8RST ((uint32_t)0x00000080) /*!< USART8 clock reset */
3713 #define RCC_APB2RSTR_USART7RST ((uint32_t)0x00000040) /*!< USART7 clock reset */
3714 #define RCC_APB2RSTR_USART6RST ((uint32_t)0x00000020) /*!< USART6 clock reset */
3715 #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000800) /*!< TIM1 clock reset */
3716 #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000) /*!< SPI1 clock reset */
3717 #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00004000) /*!< USART1 clock reset */
3718 #define RCC_APB2RSTR_TIM15RST ((uint32_t)0x00010000) /*!< TIM15 clock reset */
3719 #define RCC_APB2RSTR_TIM16RST ((uint32_t)0x00020000) /*!< TIM16 clock reset */
3720 #define RCC_APB2RSTR_TIM17RST ((uint32_t)0x00040000) /*!< TIM17 clock reset */
3721 #define RCC_APB2RSTR_DBGMCURST ((uint32_t)0x00400000) /*!< DBGMCU clock reset */
3722
3723 /*!< Old ADC1 clock reset bit definition maintained for legacy purpose */
3724 #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST
3725
3726 /***************** Bit definition for RCC_APB1RSTR register ****************/
3727 #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001) /*!< Timer 2 clock reset */
3728 #define RCC_APB1RSTR_TIM3RST ((uint32_t)0x00000002) /*!< Timer 3 clock reset */
3729 #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010) /*!< Timer 6 clock reset */
3730 #define RCC_APB1RSTR_TIM7RST ((uint32_t)0x00000020) /*!< Timer 7 clock reset */
3731 #define RCC_APB1RSTR_TIM14RST ((uint32_t)0x00000100) /*!< Timer 14 clock reset */
3732 #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800) /*!< Window Watchdog clock reset */
3733 #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000) /*!< SPI2 clock reset */
3734 #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000) /*!< USART 2 clock reset */
3735 #define RCC_APB1RSTR_USART3RST ((uint32_t)0x00040000) /*!< USART 3 clock reset */
3736 #define RCC_APB1RSTR_USART4RST ((uint32_t)0x00080000) /*!< USART 4 clock reset */
3737 #define RCC_APB1RSTR_USART5RST ((uint32_t)0x00100000) /*!< USART 5 clock reset */
3738 #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000) /*!< I2C 1 clock reset */
3739 #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000) /*!< I2C 2 clock reset */
3740 #define RCC_APB1RSTR_CANRST ((uint32_t)0x02000000) /*!< CAN clock reset */
3741 #define RCC_APB1RSTR_CRSRST ((uint32_t)0x08000000) /*!< CRS clock reset */
3742 #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000) /*!< PWR clock reset */
3743 #define RCC_APB1RSTR_DACRST ((uint32_t)0x20000000) /*!< DAC clock reset */
3744 #define RCC_APB1RSTR_CECRST ((uint32_t)0x40000000) /*!< CEC clock reset */
3745
3746 /****************** Bit definition for RCC_AHBENR register *****************/
3747 #define RCC_AHBENR_DMAEN ((uint32_t)0x00000001) /*!< DMA1 clock enable */
3748 #define RCC_AHBENR_DMA2EN ((uint32_t)0x00000002) /*!< DMA2 clock enable */
3749 #define RCC_AHBENR_SRAMEN ((uint32_t)0x00000004) /*!< SRAM interface clock enable */
3750 #define RCC_AHBENR_FLITFEN ((uint32_t)0x00000010) /*!< FLITF clock enable */
3751 #define RCC_AHBENR_CRCEN ((uint32_t)0x00000040) /*!< CRC clock enable */
3752 #define RCC_AHBENR_GPIOAEN ((uint32_t)0x00020000) /*!< GPIOA clock enable */
3753 #define RCC_AHBENR_GPIOBEN ((uint32_t)0x00040000) /*!< GPIOB clock enable */
3754 #define RCC_AHBENR_GPIOCEN ((uint32_t)0x00080000) /*!< GPIOC clock enable */
3755 #define RCC_AHBENR_GPIODEN ((uint32_t)0x00100000) /*!< GPIOD clock enable */
3756 #define RCC_AHBENR_GPIOEEN ((uint32_t)0x00200000) /*!< GPIOE clock enable */
3757 #define RCC_AHBENR_GPIOFEN ((uint32_t)0x00400000) /*!< GPIOF clock enable */
3758 #define RCC_AHBENR_TSCEN ((uint32_t)0x01000000) /*!< TS controller clock enable */
3759
3760 /* Old Bit definition maintained for legacy purpose */
3761 #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */
3762 #define RCC_AHBENR_TSEN RCC_AHBENR_TSCEN /*!< TS clock enable */
3763
3764 /***************** Bit definition for RCC_APB2ENR register *****************/
3765 #define RCC_APB2ENR_SYSCFGCOMPEN ((uint32_t)0x00000001) /*!< SYSCFG and comparator clock enable */
3766 #define RCC_APB2ENR_ADCEN ((uint32_t)0x00000200) /*!< ADC1 clock enable */
3767 #define RCC_APB2ENR_USART8EN ((uint32_t)0x00000080) /*!< USART8 clock enable */
3768 #define RCC_APB2ENR_USART7EN ((uint32_t)0x00000040) /*!< USART7 clock enable */
3769 #define RCC_APB2ENR_USART6EN ((uint32_t)0x00000020) /*!< USART6 clock enable */
3770 #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000800) /*!< TIM1 clock enable */
3771 #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000) /*!< SPI1 clock enable */
3772 #define RCC_APB2ENR_USART1EN ((uint32_t)0x00004000) /*!< USART1 clock enable */
3773 #define RCC_APB2ENR_TIM15EN ((uint32_t)0x00010000) /*!< TIM15 clock enable */
3774 #define RCC_APB2ENR_TIM16EN ((uint32_t)0x00020000) /*!< TIM16 clock enable */
3775 #define RCC_APB2ENR_TIM17EN ((uint32_t)0x00040000) /*!< TIM17 clock enable */
3776 #define RCC_APB2ENR_DBGMCUEN ((uint32_t)0x00400000) /*!< DBGMCU clock enable */
3777
3778 /* Old Bit definition maintained for legacy purpose */
3779 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGCOMPEN /*!< SYSCFG clock enable */
3780 #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */
3781
3782 /***************** Bit definition for RCC_APB1ENR register *****************/
3783 #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001) /*!< Timer 2 clock enable */
3784 #define RCC_APB1ENR_TIM3EN ((uint32_t)0x00000002) /*!< Timer 3 clock enable */
3785 #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010) /*!< Timer 6 clock enable */
3786 #define RCC_APB1ENR_TIM7EN ((uint32_t)0x00000020) /*!< Timer 7 clock enable */
3787 #define RCC_APB1ENR_TIM14EN ((uint32_t)0x00000100) /*!< Timer 14 clock enable */
3788 #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800) /*!< Window Watchdog clock enable */
3789 #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000) /*!< SPI2 clock enable */
3790 #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000) /*!< USART2 clock enable */
3791 #define RCC_APB1ENR_USART3EN ((uint32_t)0x00040000) /*!< USART3 clock enable */
3792 #define RCC_APB1ENR_USART4EN ((uint32_t)0x00080000) /*!< USART4 clock enable */
3793 #define RCC_APB1ENR_USART5EN ((uint32_t)0x00100000) /*!< USART5 clock enable */
3794 #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000) /*!< I2C1 clock enable */
3795 #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000) /*!< I2C2 clock enable */
3796 #define RCC_APB1ENR_CANEN ((uint32_t)0x02000000) /*!< CAN clock enable */
3797 #define RCC_APB1ENR_CRSEN ((uint32_t)0x08000000) /*!< CRS clock enable */
3798 #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000) /*!< PWR clock enable */
3799 #define RCC_APB1ENR_DACEN ((uint32_t)0x20000000) /*!< DAC clock enable */
3800 #define RCC_APB1ENR_CECEN ((uint32_t)0x40000000) /*!< CEC clock enable */
3801
3802 /******************* Bit definition for RCC_BDCR register ******************/
3803 #define RCC_BDCR_LSEON ((uint32_t)0x00000001) /*!< External Low Speed oscillator enable */
3804 #define RCC_BDCR_LSERDY ((uint32_t)0x00000002) /*!< External Low Speed oscillator Ready */
3805 #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004) /*!< External Low Speed oscillator Bypass */
3806
3807 #define RCC_BDCR_LSEDRV ((uint32_t)0x00000018) /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
3808 #define RCC_BDCR_LSEDRV_0 ((uint32_t)0x00000008) /*!< Bit 0 */
3809 #define RCC_BDCR_LSEDRV_1 ((uint32_t)0x00000010) /*!< Bit 1 */
3810
3811 #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300) /*!< RTCSEL[1:0] bits (RTC clock source selection) */
3812 #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100) /*!< Bit 0 */
3813 #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200) /*!< Bit 1 */
3814
3815 /*!< RTC configuration */
3816 #define RCC_BDCR_RTCSEL_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */
3817 #define RCC_BDCR_RTCSEL_LSE ((uint32_t)0x00000100) /*!< LSE oscillator clock used as RTC clock */
3818 #define RCC_BDCR_RTCSEL_LSI ((uint32_t)0x00000200) /*!< LSI oscillator clock used as RTC clock */
3819 #define RCC_BDCR_RTCSEL_HSE ((uint32_t)0x00000300) /*!< HSE oscillator clock divided by 128 used as RTC clock */
3820
3821 #define RCC_BDCR_RTCEN ((uint32_t)0x00008000) /*!< RTC clock enable */
3822 #define RCC_BDCR_BDRST ((uint32_t)0x00010000) /*!< Backup domain software reset */
3823
3824 /******************* Bit definition for RCC_CSR register *******************/
3825 #define RCC_CSR_LSION ((uint32_t)0x00000001) /*!< Internal Low Speed oscillator enable */
3826 #define RCC_CSR_LSIRDY ((uint32_t)0x00000002) /*!< Internal Low Speed oscillator Ready */
3827 #define RCC_CSR_V18PWRRSTF ((uint32_t)0x00800000) /*!< V1.8 power domain reset flag */
3828 #define RCC_CSR_RMVF ((uint32_t)0x01000000) /*!< Remove reset flag */
3829 #define RCC_CSR_OBLRSTF ((uint32_t)0x02000000) /*!< OBL reset flag */
3830 #define RCC_CSR_PINRSTF ((uint32_t)0x04000000) /*!< PIN reset flag */
3831 #define RCC_CSR_PORRSTF ((uint32_t)0x08000000) /*!< POR/PDR reset flag */
3832 #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000) /*!< Software Reset flag */
3833 #define RCC_CSR_IWDGRSTF ((uint32_t)0x20000000) /*!< Independent Watchdog reset flag */
3834 #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000) /*!< Window watchdog reset flag */
3835 #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000) /*!< Low-Power reset flag */
3836
3837 /* Old Bit definition maintained for legacy purpose */
3838 #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */
3839
3840 /******************* Bit definition for RCC_AHBRSTR register ***************/
3841 #define RCC_AHBRSTR_GPIOARST ((uint32_t)0x00020000) /*!< GPIOA clock reset */
3842 #define RCC_AHBRSTR_GPIOBRST ((uint32_t)0x00040000) /*!< GPIOB clock reset */
3843 #define RCC_AHBRSTR_GPIOCRST ((uint32_t)0x00080000) /*!< GPIOC clock reset */
3844 #define RCC_AHBRSTR_GPIODRST ((uint32_t)0x00100000) /*!< GPIOD clock reset */
3845 #define RCC_AHBRSTR_GPIOERST ((uint32_t)0x00200000) /*!< GPIOE clock reset */
3846 #define RCC_AHBRSTR_GPIOFRST ((uint32_t)0x00400000) /*!< GPIOF clock reset */
3847 #define RCC_AHBRSTR_TSCRST ((uint32_t)0x01000000) /*!< TS clock reset */
3848
3849 /* Old Bit definition maintained for legacy purpose */
3850 #define RCC_AHBRSTR_TSRST RCC_AHBRSTR_TSCRST /*!< TS clock reset */
3851
3852 /******************* Bit definition for RCC_CFGR2 register *****************/
3853 /*!< PREDIV configuration */
3854 #define RCC_CFGR2_PREDIV ((uint32_t)0x0000000F) /*!< PREDIV[3:0] bits */
3855 #define RCC_CFGR2_PREDIV_0 ((uint32_t)0x00000001) /*!< Bit 0 */
3856 #define RCC_CFGR2_PREDIV_1 ((uint32_t)0x00000002) /*!< Bit 1 */
3857 #define RCC_CFGR2_PREDIV_2 ((uint32_t)0x00000004) /*!< Bit 2 */
3858 #define RCC_CFGR2_PREDIV_3 ((uint32_t)0x00000008) /*!< Bit 3 */
3859
3860 #define RCC_CFGR2_PREDIV_DIV1 ((uint32_t)0x00000000) /*!< PREDIV input clock not divided */
3861 #define RCC_CFGR2_PREDIV_DIV2 ((uint32_t)0x00000001) /*!< PREDIV input clock divided by 2 */
3862 #define RCC_CFGR2_PREDIV_DIV3 ((uint32_t)0x00000002) /*!< PREDIV input clock divided by 3 */
3863 #define RCC_CFGR2_PREDIV_DIV4 ((uint32_t)0x00000003) /*!< PREDIV input clock divided by 4 */
3864 #define RCC_CFGR2_PREDIV_DIV5 ((uint32_t)0x00000004) /*!< PREDIV input clock divided by 5 */
3865 #define RCC_CFGR2_PREDIV_DIV6 ((uint32_t)0x00000005) /*!< PREDIV input clock divided by 6 */
3866 #define RCC_CFGR2_PREDIV_DIV7 ((uint32_t)0x00000006) /*!< PREDIV input clock divided by 7 */
3867 #define RCC_CFGR2_PREDIV_DIV8 ((uint32_t)0x00000007) /*!< PREDIV input clock divided by 8 */
3868 #define RCC_CFGR2_PREDIV_DIV9 ((uint32_t)0x00000008) /*!< PREDIV input clock divided by 9 */
3869 #define RCC_CFGR2_PREDIV_DIV10 ((uint32_t)0x00000009) /*!< PREDIV input clock divided by 10 */
3870 #define RCC_CFGR2_PREDIV_DIV11 ((uint32_t)0x0000000A) /*!< PREDIV input clock divided by 11 */
3871 #define RCC_CFGR2_PREDIV_DIV12 ((uint32_t)0x0000000B) /*!< PREDIV input clock divided by 12 */
3872 #define RCC_CFGR2_PREDIV_DIV13 ((uint32_t)0x0000000C) /*!< PREDIV input clock divided by 13 */
3873 #define RCC_CFGR2_PREDIV_DIV14 ((uint32_t)0x0000000D) /*!< PREDIV input clock divided by 14 */
3874 #define RCC_CFGR2_PREDIV_DIV15 ((uint32_t)0x0000000E) /*!< PREDIV input clock divided by 15 */
3875 #define RCC_CFGR2_PREDIV_DIV16 ((uint32_t)0x0000000F) /*!< PREDIV input clock divided by 16 */
3876
3877 /******************* Bit definition for RCC_CFGR3 register *****************/
3878 /*!< USART1 Clock source selection */
3879 #define RCC_CFGR3_USART1SW ((uint32_t)0x00000003) /*!< USART1SW[1:0] bits */
3880 #define RCC_CFGR3_USART1SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */
3881 #define RCC_CFGR3_USART1SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */
3882
3883 #define RCC_CFGR3_USART1SW_PCLK ((uint32_t)0x00000000) /*!< PCLK clock used as USART1 clock source */
3884 #define RCC_CFGR3_USART1SW_SYSCLK ((uint32_t)0x00000001) /*!< System clock selected as USART1 clock source */
3885 #define RCC_CFGR3_USART1SW_LSE ((uint32_t)0x00000002) /*!< LSE oscillator clock used as USART1 clock source */
3886 #define RCC_CFGR3_USART1SW_HSI ((uint32_t)0x00000003) /*!< HSI oscillator clock used as USART1 clock source */
3887
3888 /*!< I2C1 Clock source selection */
3889 #define RCC_CFGR3_I2C1SW ((uint32_t)0x00000010) /*!< I2C1SW bits */
3890
3891 #define RCC_CFGR3_I2C1SW_HSI ((uint32_t)0x00000000) /*!< HSI oscillator clock used as I2C1 clock source */
3892 #define RCC_CFGR3_I2C1SW_SYSCLK ((uint32_t)0x00000010) /*!< System clock selected as I2C1 clock source */
3893
3894 /*!< CEC Clock source selection */
3895 #define RCC_CFGR3_CECSW ((uint32_t)0x00000040) /*!< CECSW bits */
3896
3897 #define RCC_CFGR3_CECSW_HSI_DIV244 ((uint32_t)0x00000000) /*!< HSI clock divided by 244 selected as HDMI CEC entry clock source */
3898 #define RCC_CFGR3_CECSW_LSE ((uint32_t)0x00000040) /*!< LSE clock selected as HDMI CEC entry clock source */
3899
3900 /*!< USART2 Clock source selection */
3901 #define RCC_CFGR3_USART2SW ((uint32_t)0x00030000) /*!< USART2SW[1:0] bits */
3902 #define RCC_CFGR3_USART2SW_0 ((uint32_t)0x00010000) /*!< Bit 0 */
3903 #define RCC_CFGR3_USART2SW_1 ((uint32_t)0x00020000) /*!< Bit 1 */
3904
3905 #define RCC_CFGR3_USART2SW_PCLK ((uint32_t)0x00000000) /*!< PCLK clock used as USART2 clock source */
3906 #define RCC_CFGR3_USART2SW_SYSCLK ((uint32_t)0x00010000) /*!< System clock selected as USART2 clock source */
3907 #define RCC_CFGR3_USART2SW_LSE ((uint32_t)0x00020000) /*!< LSE oscillator clock used as USART2 clock source */
3908 #define RCC_CFGR3_USART2SW_HSI ((uint32_t)0x00030000) /*!< HSI oscillator clock used as USART2 clock source */
3909
3910 /*!< USART3 Clock source selection */
3911 #define RCC_CFGR3_USART3SW ((uint32_t)0x000C0000) /*!< USART3SW[1:0] bits */
3912 #define RCC_CFGR3_USART3SW_0 ((uint32_t)0x00040000) /*!< Bit 0 */
3913 #define RCC_CFGR3_USART3SW_1 ((uint32_t)0x00080000) /*!< Bit 1 */
3914
3915 #define RCC_CFGR3_USART3SW_PCLK ((uint32_t)0x00000000) /*!< PCLK clock used as USART3 clock source */
3916 #define RCC_CFGR3_USART3SW_SYSCLK ((uint32_t)0x00040000) /*!< System clock selected as USART3 clock source */
3917 #define RCC_CFGR3_USART3SW_LSE ((uint32_t)0x00080000) /*!< LSE oscillator clock used as USART3 clock source */
3918 #define RCC_CFGR3_USART3SW_HSI ((uint32_t)0x000C0000) /*!< HSI oscillator clock used as USART3 clock source */
3919
3920 /******************* Bit definition for RCC_CR2 register *******************/
3921 #define RCC_CR2_HSI14ON ((uint32_t)0x00000001) /*!< Internal High Speed 14MHz clock enable */
3922 #define RCC_CR2_HSI14RDY ((uint32_t)0x00000002) /*!< Internal High Speed 14MHz clock ready flag */
3923 #define RCC_CR2_HSI14DIS ((uint32_t)0x00000004) /*!< Internal High Speed 14MHz clock disable */
3924 #define RCC_CR2_HSI14TRIM ((uint32_t)0x000000F8) /*!< Internal High Speed 14MHz clock trimming */
3925 #define RCC_CR2_HSI14CAL ((uint32_t)0x0000FF00) /*!< Internal High Speed 14MHz clock Calibration */
3926 #define RCC_CR2_HSI48ON ((uint32_t)0x00010000) /*!< Internal High Speed 48MHz clock enable */
3927 #define RCC_CR2_HSI48RDY ((uint32_t)0x00020000) /*!< Internal High Speed 48MHz clock ready flag */
3928 #define RCC_CR2_HSI48CAL ((uint32_t)0xFF000000) /*!< Internal High Speed 48MHz clock Calibration */
3929
3930 /*****************************************************************************/
3931 /* */
3932 /* Real-Time Clock (RTC) */
3933 /* */
3934 /*****************************************************************************/
3935 /******************** Bits definition for RTC_TR register ******************/
3936 #define RTC_TR_PM ((uint32_t)0x00400000)
3937 #define RTC_TR_HT ((uint32_t)0x00300000)
3938 #define RTC_TR_HT_0 ((uint32_t)0x00100000)
3939 #define RTC_TR_HT_1 ((uint32_t)0x00200000)
3940 #define RTC_TR_HU ((uint32_t)0x000F0000)
3941 #define RTC_TR_HU_0 ((uint32_t)0x00010000)
3942 #define RTC_TR_HU_1 ((uint32_t)0x00020000)
3943 #define RTC_TR_HU_2 ((uint32_t)0x00040000)
3944 #define RTC_TR_HU_3 ((uint32_t)0x00080000)
3945 #define RTC_TR_MNT ((uint32_t)0x00007000)
3946 #define RTC_TR_MNT_0 ((uint32_t)0x00001000)
3947 #define RTC_TR_MNT_1 ((uint32_t)0x00002000)
3948 #define RTC_TR_MNT_2 ((uint32_t)0x00004000)
3949 #define RTC_TR_MNU ((uint32_t)0x00000F00)
3950 #define RTC_TR_MNU_0 ((uint32_t)0x00000100)
3951 #define RTC_TR_MNU_1 ((uint32_t)0x00000200)
3952 #define RTC_TR_MNU_2 ((uint32_t)0x00000400)
3953 #define RTC_TR_MNU_3 ((uint32_t)0x00000800)
3954 #define RTC_TR_ST ((uint32_t)0x00000070)
3955 #define RTC_TR_ST_0 ((uint32_t)0x00000010)
3956 #define RTC_TR_ST_1 ((uint32_t)0x00000020)
3957 #define RTC_TR_ST_2 ((uint32_t)0x00000040)
3958 #define RTC_TR_SU ((uint32_t)0x0000000F)
3959 #define RTC_TR_SU_0 ((uint32_t)0x00000001)
3960 #define RTC_TR_SU_1 ((uint32_t)0x00000002)
3961 #define RTC_TR_SU_2 ((uint32_t)0x00000004)
3962 #define RTC_TR_SU_3 ((uint32_t)0x00000008)
3963
3964 /******************** Bits definition for RTC_DR register ******************/
3965 #define RTC_DR_YT ((uint32_t)0x00F00000)
3966 #define RTC_DR_YT_0 ((uint32_t)0x00100000)
3967 #define RTC_DR_YT_1 ((uint32_t)0x00200000)
3968 #define RTC_DR_YT_2 ((uint32_t)0x00400000)
3969 #define RTC_DR_YT_3 ((uint32_t)0x00800000)
3970 #define RTC_DR_YU ((uint32_t)0x000F0000)
3971 #define RTC_DR_YU_0 ((uint32_t)0x00010000)
3972 #define RTC_DR_YU_1 ((uint32_t)0x00020000)
3973 #define RTC_DR_YU_2 ((uint32_t)0x00040000)
3974 #define RTC_DR_YU_3 ((uint32_t)0x00080000)
3975 #define RTC_DR_WDU ((uint32_t)0x0000E000)
3976 #define RTC_DR_WDU_0 ((uint32_t)0x00002000)
3977 #define RTC_DR_WDU_1 ((uint32_t)0x00004000)
3978 #define RTC_DR_WDU_2 ((uint32_t)0x00008000)
3979 #define RTC_DR_MT ((uint32_t)0x00001000)
3980 #define RTC_DR_MU ((uint32_t)0x00000F00)
3981 #define RTC_DR_MU_0 ((uint32_t)0x00000100)
3982 #define RTC_DR_MU_1 ((uint32_t)0x00000200)
3983 #define RTC_DR_MU_2 ((uint32_t)0x00000400)
3984 #define RTC_DR_MU_3 ((uint32_t)0x00000800)
3985 #define RTC_DR_DT ((uint32_t)0x00000030)
3986 #define RTC_DR_DT_0 ((uint32_t)0x00000010)
3987 #define RTC_DR_DT_1 ((uint32_t)0x00000020)
3988 #define RTC_DR_DU ((uint32_t)0x0000000F)
3989 #define RTC_DR_DU_0 ((uint32_t)0x00000001)
3990 #define RTC_DR_DU_1 ((uint32_t)0x00000002)
3991 #define RTC_DR_DU_2 ((uint32_t)0x00000004)
3992 #define RTC_DR_DU_3 ((uint32_t)0x00000008)
3993
3994 /******************** Bits definition for RTC_CR register ******************/
3995 #define RTC_CR_COE ((uint32_t)0x00800000)
3996 #define RTC_CR_OSEL ((uint32_t)0x00600000)
3997 #define RTC_CR_OSEL_0 ((uint32_t)0x00200000)
3998 #define RTC_CR_OSEL_1 ((uint32_t)0x00400000)
3999 #define RTC_CR_POL ((uint32_t)0x00100000)
4000 #define RTC_CR_COSEL ((uint32_t)0x00080000)
4001 #define RTC_CR_BCK ((uint32_t)0x00040000)
4002 #define RTC_CR_SUB1H ((uint32_t)0x00020000)
4003 #define RTC_CR_ADD1H ((uint32_t)0x00010000)
4004 #define RTC_CR_TSIE ((uint32_t)0x00008000)
4005 #define RTC_CR_ALRAIE ((uint32_t)0x00001000)
4006 #define RTC_CR_TSE ((uint32_t)0x00000800)
4007 #define RTC_CR_WUTE ((uint32_t)0x00000400)
4008 #define RTC_CR_ALRAE ((uint32_t)0x00000100)
4009 #define RTC_CR_FMT ((uint32_t)0x00000040)
4010 #define RTC_CR_BYPSHAD ((uint32_t)0x00000020)
4011 #define RTC_CR_REFCKON ((uint32_t)0x00000010)
4012 #define RTC_CR_TSEDGE ((uint32_t)0x00000008)
4013 #define RTC_CR_WUCKSEL ((uint32_t)0x00000007)
4014 #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001)
4015 #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002)
4016 #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004)
4017
4018 /******************** Bits definition for RTC_ISR register *****************/
4019 #define RTC_ISR_RECALPF ((uint32_t)0x00010000)
4020 #define RTC_ISR_TAMP3F ((uint32_t)0x00008000)
4021 #define RTC_ISR_TAMP2F ((uint32_t)0x00004000)
4022 #define RTC_ISR_TAMP1F ((uint32_t)0x00002000)
4023 #define RTC_ISR_TSOVF ((uint32_t)0x00001000)
4024 #define RTC_ISR_TSF ((uint32_t)0x00000800)
4025 #define RTC_ISR_WUTF ((uint32_t)0x00000400)
4026 #define RTC_ISR_ALRAF ((uint32_t)0x00000100)
4027 #define RTC_ISR_INIT ((uint32_t)0x00000080)
4028 #define RTC_ISR_INITF ((uint32_t)0x00000040)
4029 #define RTC_ISR_RSF ((uint32_t)0x00000020)
4030 #define RTC_ISR_INITS ((uint32_t)0x00000010)
4031 #define RTC_ISR_SHPF ((uint32_t)0x00000008)
4032 #define RTC_ISR_WUTWF ((uint32_t)0x00000004)
4033 #define RTC_ISR_ALRAWF ((uint32_t)0x00000001)
4034
4035 /******************** Bits definition for RTC_PRER register ****************/
4036 #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000)
4037 #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFF)
4038
4039 /******************** Bits definition for RTC_WUTR register ****************/
4040 #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF)
4041
4042 /******************** Bits definition for RTC_ALRMAR register **************/
4043 #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000)
4044 #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000)
4045 #define RTC_ALRMAR_DT ((uint32_t)0x30000000)
4046 #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000)
4047 #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000)
4048 #define RTC_ALRMAR_DU ((uint32_t)0x0F000000)
4049 #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000)
4050 #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000)
4051 #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000)
4052 #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000)
4053 #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000)
4054 #define RTC_ALRMAR_PM ((uint32_t)0x00400000)
4055 #define RTC_ALRMAR_HT ((uint32_t)0x00300000)
4056 #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000)
4057 #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000)
4058 #define RTC_ALRMAR_HU ((uint32_t)0x000F0000)
4059 #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000)
4060 #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000)
4061 #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000)
4062 #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000)
4063 #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000)
4064 #define RTC_ALRMAR_MNT ((uint32_t)0x00007000)
4065 #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000)
4066 #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000)
4067 #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000)
4068 #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00)
4069 #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100)
4070 #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200)
4071 #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400)
4072 #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800)
4073 #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080)
4074 #define RTC_ALRMAR_ST ((uint32_t)0x00000070)
4075 #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010)
4076 #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020)
4077 #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040)
4078 #define RTC_ALRMAR_SU ((uint32_t)0x0000000F)
4079 #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001)
4080 #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002)
4081 #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004)
4082 #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008)
4083
4084 /******************** Bits definition for RTC_WPR register *****************/
4085 #define RTC_WPR_KEY ((uint32_t)0x000000FF)
4086
4087 /******************** Bits definition for RTC_SSR register *****************/
4088 #define RTC_SSR_SS ((uint32_t)0x0000FFFF)
4089
4090 /******************** Bits definition for RTC_SHIFTR register **************/
4091 #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF)
4092 #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000)
4093
4094 /******************** Bits definition for RTC_TSTR register ****************/
4095 #define RTC_TSTR_PM ((uint32_t)0x00400000)
4096 #define RTC_TSTR_HT ((uint32_t)0x00300000)
4097 #define RTC_TSTR_HT_0 ((uint32_t)0x00100000)
4098 #define RTC_TSTR_HT_1 ((uint32_t)0x00200000)
4099 #define RTC_TSTR_HU ((uint32_t)0x000F0000)
4100 #define RTC_TSTR_HU_0 ((uint32_t)0x00010000)
4101 #define RTC_TSTR_HU_1 ((uint32_t)0x00020000)
4102 #define RTC_TSTR_HU_2 ((uint32_t)0x00040000)
4103 #define RTC_TSTR_HU_3 ((uint32_t)0x00080000)
4104 #define RTC_TSTR_MNT ((uint32_t)0x00007000)
4105 #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000)
4106 #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000)
4107 #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000)
4108 #define RTC_TSTR_MNU ((uint32_t)0x00000F00)
4109 #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100)
4110 #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200)
4111 #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400)
4112 #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800)
4113 #define RTC_TSTR_ST ((uint32_t)0x00000070)
4114 #define RTC_TSTR_ST_0 ((uint32_t)0x00000010)
4115 #define RTC_TSTR_ST_1 ((uint32_t)0x00000020)
4116 #define RTC_TSTR_ST_2 ((uint32_t)0x00000040)
4117 #define RTC_TSTR_SU ((uint32_t)0x0000000F)
4118 #define RTC_TSTR_SU_0 ((uint32_t)0x00000001)
4119 #define RTC_TSTR_SU_1 ((uint32_t)0x00000002)
4120 #define RTC_TSTR_SU_2 ((uint32_t)0x00000004)
4121 #define RTC_TSTR_SU_3 ((uint32_t)0x00000008)
4122
4123 /******************** Bits definition for RTC_TSDR register ****************/
4124 #define RTC_TSDR_WDU ((uint32_t)0x0000E000)
4125 #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000)
4126 #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000)
4127 #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000)
4128 #define RTC_TSDR_MT ((uint32_t)0x00001000)
4129 #define RTC_TSDR_MU ((uint32_t)0x00000F00)
4130 #define RTC_TSDR_MU_0 ((uint32_t)0x00000100)
4131 #define RTC_TSDR_MU_1 ((uint32_t)0x00000200)
4132 #define RTC_TSDR_MU_2 ((uint32_t)0x00000400)
4133 #define RTC_TSDR_MU_3 ((uint32_t)0x00000800)
4134 #define RTC_TSDR_DT ((uint32_t)0x00000030)
4135 #define RTC_TSDR_DT_0 ((uint32_t)0x00000010)
4136 #define RTC_TSDR_DT_1 ((uint32_t)0x00000020)
4137 #define RTC_TSDR_DU ((uint32_t)0x0000000F)
4138 #define RTC_TSDR_DU_0 ((uint32_t)0x00000001)
4139 #define RTC_TSDR_DU_1 ((uint32_t)0x00000002)
4140 #define RTC_TSDR_DU_2 ((uint32_t)0x00000004)
4141 #define RTC_TSDR_DU_3 ((uint32_t)0x00000008)
4142
4143 /******************** Bits definition for RTC_TSSSR register ***************/
4144 #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF)
4145
4146 /******************** Bits definition for RTC_CALR register ****************/
4147 #define RTC_CALR_CALP ((uint32_t)0x00008000)
4148 #define RTC_CALR_CALW8 ((uint32_t)0x00004000)
4149 #define RTC_CALR_CALW16 ((uint32_t)0x00002000)
4150 #define RTC_CALR_CALM ((uint32_t)0x000001FF)
4151 #define RTC_CALR_CALM_0 ((uint32_t)0x00000001)
4152 #define RTC_CALR_CALM_1 ((uint32_t)0x00000002)
4153 #define RTC_CALR_CALM_2 ((uint32_t)0x00000004)
4154 #define RTC_CALR_CALM_3 ((uint32_t)0x00000008)
4155 #define RTC_CALR_CALM_4 ((uint32_t)0x00000010)
4156 #define RTC_CALR_CALM_5 ((uint32_t)0x00000020)
4157 #define RTC_CALR_CALM_6 ((uint32_t)0x00000040)
4158 #define RTC_CALR_CALM_7 ((uint32_t)0x00000080)
4159 #define RTC_CALR_CALM_8 ((uint32_t)0x00000100)
4160
4161 /******************** Bits definition for RTC_TAFCR register ***************/
4162 #define RTC_TAFCR_ALARMOUTTYPE ((uint32_t)0x00040000)
4163 #define RTC_TAFCR_TAMPPUDIS ((uint32_t)0x00008000)
4164 #define RTC_TAFCR_TAMPPRCH ((uint32_t)0x00006000)
4165 #define RTC_TAFCR_TAMPPRCH_0 ((uint32_t)0x00002000)
4166 #define RTC_TAFCR_TAMPPRCH_1 ((uint32_t)0x00004000)
4167 #define RTC_TAFCR_TAMPFLT ((uint32_t)0x00001800)
4168 #define RTC_TAFCR_TAMPFLT_0 ((uint32_t)0x00000800)
4169 #define RTC_TAFCR_TAMPFLT_1 ((uint32_t)0x00001000)
4170 #define RTC_TAFCR_TAMPFREQ ((uint32_t)0x00000700)
4171 #define RTC_TAFCR_TAMPFREQ_0 ((uint32_t)0x00000100)
4172 #define RTC_TAFCR_TAMPFREQ_1 ((uint32_t)0x00000200)
4173 #define RTC_TAFCR_TAMPFREQ_2 ((uint32_t)0x00000400)
4174 #define RTC_TAFCR_TAMPTS ((uint32_t)0x00000080)
4175 #define RTC_TAFCR_TAMP3TRG ((uint32_t)0x00000040)
4176 #define RTC_TAFCR_TAMP3E ((uint32_t)0x00000020)
4177 #define RTC_TAFCR_TAMP2TRG ((uint32_t)0x00000010)
4178 #define RTC_TAFCR_TAMP2E ((uint32_t)0x00000008)
4179 #define RTC_TAFCR_TAMPIE ((uint32_t)0x00000004)
4180 #define RTC_TAFCR_TAMP1TRG ((uint32_t)0x00000002)
4181 #define RTC_TAFCR_TAMP1E ((uint32_t)0x00000001)
4182
4183 /******************** Bits definition for RTC_ALRMASSR register ************/
4184 #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000)
4185 #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000)
4186 #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000)
4187 #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000)
4188 #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000)
4189 #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF)
4190
4191 /******************** Bits definition for RTC_BKP0R register ***************/
4192 #define RTC_BKP0R ((uint32_t)0xFFFFFFFF)
4193
4194 /******************** Bits definition for RTC_BKP1R register ***************/
4195 #define RTC_BKP1R ((uint32_t)0xFFFFFFFF)
4196
4197 /******************** Bits definition for RTC_BKP2R register ***************/
4198 #define RTC_BKP2R ((uint32_t)0xFFFFFFFF)
4199
4200 /******************** Bits definition for RTC_BKP3R register ***************/
4201 #define RTC_BKP3R ((uint32_t)0xFFFFFFFF)
4202
4203 /******************** Bits definition for RTC_BKP4R register ***************/
4204 #define RTC_BKP4R ((uint32_t)0xFFFFFFFF)
4205
4206 /******************** Number of backup registers ******************************/
4207 #define RTC_BKP_NUMBER ((uint32_t)0x00000005)
4208
4209 /*****************************************************************************/
4210 /* */
4211 /* Serial Peripheral Interface (SPI) */
4212 /* */
4213 /*****************************************************************************/
4214 /******************* Bit definition for SPI_CR1 register *******************/
4215 #define SPI_CR1_CPHA ((uint32_t)0x00000001) /*!< Clock Phase */
4216 #define SPI_CR1_CPOL ((uint32_t)0x00000002) /*!< Clock Polarity */
4217 #define SPI_CR1_MSTR ((uint32_t)0x00000004) /*!< Master Selection */
4218 #define SPI_CR1_BR ((uint32_t)0x00000038) /*!< BR[2:0] bits (Baud Rate Control) */
4219 #define SPI_CR1_BR_0 ((uint32_t)0x00000008) /*!< Bit 0 */
4220 #define SPI_CR1_BR_1 ((uint32_t)0x00000010) /*!< Bit 1 */
4221 #define SPI_CR1_BR_2 ((uint32_t)0x00000020) /*!< Bit 2 */
4222 #define SPI_CR1_SPE ((uint32_t)0x00000040) /*!< SPI Enable */
4223 #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080) /*!< Frame Format */
4224 #define SPI_CR1_SSI ((uint32_t)0x00000100) /*!< Internal slave select */
4225 #define SPI_CR1_SSM ((uint32_t)0x00000200) /*!< Software slave management */
4226 #define SPI_CR1_RXONLY ((uint32_t)0x00000400) /*!< Receive only */
4227 #define SPI_CR1_CRCL ((uint32_t)0x00000800) /*!< CRC Length */
4228 #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000) /*!< Transmit CRC next */
4229 #define SPI_CR1_CRCEN ((uint32_t)0x00002000) /*!< Hardware CRC calculation enable */
4230 #define SPI_CR1_BIDIOE ((uint32_t)0x00004000) /*!< Output enable in bidirectional mode */
4231 #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000) /*!< Bidirectional data mode enable */
4232
4233 /******************* Bit definition for SPI_CR2 register *******************/
4234 #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001) /*!< Rx Buffer DMA Enable */
4235 #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002) /*!< Tx Buffer DMA Enable */
4236 #define SPI_CR2_SSOE ((uint32_t)0x00000004) /*!< SS Output Enable */
4237 #define SPI_CR2_NSSP ((uint32_t)0x00000008) /*!< NSS pulse management Enable */
4238 #define SPI_CR2_FRF ((uint32_t)0x00000010) /*!< Frame Format Enable */
4239 #define SPI_CR2_ERRIE ((uint32_t)0x00000020) /*!< Error Interrupt Enable */
4240 #define SPI_CR2_RXNEIE ((uint32_t)0x00000040) /*!< RX buffer Not Empty Interrupt Enable */
4241 #define SPI_CR2_TXEIE ((uint32_t)0x00000080) /*!< Tx buffer Empty Interrupt Enable */
4242 #define SPI_CR2_DS ((uint32_t)0x00000F00) /*!< DS[3:0] Data Size */
4243 #define SPI_CR2_DS_0 ((uint32_t)0x00000100) /*!< Bit 0 */
4244 #define SPI_CR2_DS_1 ((uint32_t)0x00000200) /*!< Bit 1 */
4245 #define SPI_CR2_DS_2 ((uint32_t)0x00000400) /*!< Bit 2 */
4246 #define SPI_CR2_DS_3 ((uint32_t)0x00000800) /*!< Bit 3 */
4247 #define SPI_CR2_FRXTH ((uint32_t)0x00001000) /*!< FIFO reception Threshold */
4248 #define SPI_CR2_LDMARX ((uint32_t)0x00002000) /*!< Last DMA transfer for reception */
4249 #define SPI_CR2_LDMATX ((uint32_t)0x00004000) /*!< Last DMA transfer for transmission */
4250
4251 /******************** Bit definition for SPI_SR register *******************/
4252 #define SPI_SR_RXNE ((uint32_t)0x00000001) /*!< Receive buffer Not Empty */
4253 #define SPI_SR_TXE ((uint32_t)0x00000002) /*!< Transmit buffer Empty */
4254 #define SPI_SR_CHSIDE ((uint32_t)0x00000004) /*!< Channel side */
4255 #define SPI_SR_UDR ((uint32_t)0x00000008) /*!< Underrun flag */
4256 #define SPI_SR_CRCERR ((uint32_t)0x00000010) /*!< CRC Error flag */
4257 #define SPI_SR_MODF ((uint32_t)0x00000020) /*!< Mode fault */
4258 #define SPI_SR_OVR ((uint32_t)0x00000040) /*!< Overrun flag */
4259 #define SPI_SR_BSY ((uint32_t)0x00000080) /*!< Busy flag */
4260 #define SPI_SR_FRE ((uint32_t)0x00000100) /*!< TI frame format error */
4261 #define SPI_SR_FRLVL ((uint32_t)0x00000600) /*!< FIFO Reception Level */
4262 #define SPI_SR_FRLVL_0 ((uint32_t)0x00000200) /*!< Bit 0 */
4263 #define SPI_SR_FRLVL_1 ((uint32_t)0x00000400) /*!< Bit 1 */
4264 #define SPI_SR_FTLVL ((uint32_t)0x00001800) /*!< FIFO Transmission Level */
4265 #define SPI_SR_FTLVL_0 ((uint32_t)0x00000800) /*!< Bit 0 */
4266 #define SPI_SR_FTLVL_1 ((uint32_t)0x00001000) /*!< Bit 1 */
4267
4268 /******************** Bit definition for SPI_DR register *******************/
4269 #define SPI_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data Register */
4270
4271 /******************* Bit definition for SPI_CRCPR register *****************/
4272 #define SPI_CRCPR_CRCPOLY ((uint32_t)0xFFFFFFFF) /*!< CRC polynomial register */
4273
4274 /****************** Bit definition for SPI_RXCRCR register *****************/
4275 #define SPI_RXCRCR_RXCRC ((uint32_t)0xFFFFFFFF) /*!< Rx CRC Register */
4276
4277 /****************** Bit definition for SPI_TXCRCR register *****************/
4278 #define SPI_TXCRCR_TXCRC ((uint32_t)0xFFFFFFFF) /*!< Tx CRC Register */
4279
4280 /****************** Bit definition for SPI_I2SCFGR register ****************/
4281 #define SPI_I2SCFGR_CHLEN ((uint32_t)0x00000001) /*!<Channel length (number of bits per audio channel) */
4282 #define SPI_I2SCFGR_DATLEN ((uint32_t)0x00000006) /*!<DATLEN[1:0] bits (Data length to be transferred) */
4283 #define SPI_I2SCFGR_DATLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
4284 #define SPI_I2SCFGR_DATLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
4285 #define SPI_I2SCFGR_CKPOL ((uint32_t)0x00000008) /*!<steady state clock polarity */
4286 #define SPI_I2SCFGR_I2SSTD ((uint32_t)0x00000030) /*!<I2SSTD[1:0] bits (I2S standard selection) */
4287 #define SPI_I2SCFGR_I2SSTD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4288 #define SPI_I2SCFGR_I2SSTD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4289 #define SPI_I2SCFGR_PCMSYNC ((uint32_t)0x00000080) /*!<PCM frame synchronization */
4290 #define SPI_I2SCFGR_I2SCFG ((uint32_t)0x00000300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */
4291 #define SPI_I2SCFGR_I2SCFG_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4292 #define SPI_I2SCFGR_I2SCFG_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4293 #define SPI_I2SCFGR_I2SE ((uint32_t)0x00000400) /*!<I2S Enable */
4294 #define SPI_I2SCFGR_I2SMOD ((uint32_t)0x00000800) /*!<I2S mode selection */
4295
4296 /****************** Bit definition for SPI_I2SPR register ******************/
4297 #define SPI_I2SPR_I2SDIV ((uint32_t)0x000000FF) /*!<I2S Linear prescaler */
4298 #define SPI_I2SPR_ODD ((uint32_t)0x00000100) /*!<Odd factor for the prescaler */
4299 #define SPI_I2SPR_MCKOE ((uint32_t)0x00000200) /*!<Master Clock Output Enable */
4300
4301 /*****************************************************************************/
4302 /* */
4303 /* System Configuration (SYSCFG) */
4304 /* */
4305 /*****************************************************************************/
4306 /***************** Bit definition for SYSCFG_CFGR1 register ****************/
4307 #define SYSCFG_CFGR1_MEM_MODE ((uint32_t)0x00000003) /*!< SYSCFG_Memory Remap Config */
4308 #define SYSCFG_CFGR1_MEM_MODE_0 ((uint32_t)0x00000001) /*!< SYSCFG_Memory Remap Config Bit 0 */
4309 #define SYSCFG_CFGR1_MEM_MODE_1 ((uint32_t)0x00000002) /*!< SYSCFG_Memory Remap Config Bit 1 */
4310 #define SYSCFG_CFGR1_IRDA_ENV_SEL ((uint32_t)0x000000C0) /*!< IRDA_SEL_ENV config */
4311 #define SYSCFG_CFGR1_IRDA_ENV_SEL_0 ((uint32_t)0x00000040) /*!< IRDA_SEL_ENV Bit 0 */
4312 #define SYSCFG_CFGR1_IRDA_ENV_SEL_1 ((uint32_t)0x00000080) /*!< IRDA_SEL_ENV Bit 1 */
4313 #define SYSCFG_CFGR1_I2C_FMP_PB6 ((uint32_t)0x00010000) /*!< I2C PB6 Fast mode plus */
4314 #define SYSCFG_CFGR1_I2C_FMP_PB7 ((uint32_t)0x00020000) /*!< I2C PB7 Fast mode plus */
4315 #define SYSCFG_CFGR1_I2C_FMP_PB8 ((uint32_t)0x00040000) /*!< I2C PB8 Fast mode plus */
4316 #define SYSCFG_CFGR1_I2C_FMP_PB9 ((uint32_t)0x00080000) /*!< I2C PB9 Fast mode plus */
4317 #define SYSCFG_CFGR1_I2C_FMP_I2C1 ((uint32_t)0x00100000) /*!< Enable Fast Mode Plus on PB10, PB11, PF6 and PF7 */
4318 #define SYSCFG_CFGR1_I2C_FMP_I2C2 ((uint32_t)0x00200000) /*!< Enable I2C2 Fast mode plus */
4319 #define SYSCFG_CFGR1_I2C_FMP_PA9 ((uint32_t)0x00400000) /*!< Enable Fast Mode Plus on PA9 */
4320 #define SYSCFG_CFGR1_I2C_FMP_PA10 ((uint32_t)0x00800000) /*!< Enable Fast Mode Plus on PA10 */
4321
4322 /***************** Bit definition for SYSCFG_EXTICR1 register **************/
4323 #define SYSCFG_EXTICR1_EXTI0 ((uint16_t)0x000F) /*!< EXTI 0 configuration */
4324 #define SYSCFG_EXTICR1_EXTI1 ((uint16_t)0x00F0) /*!< EXTI 1 configuration */
4325 #define SYSCFG_EXTICR1_EXTI2 ((uint16_t)0x0F00) /*!< EXTI 2 configuration */
4326 #define SYSCFG_EXTICR1_EXTI3 ((uint16_t)0xF000) /*!< EXTI 3 configuration */
4327
4328 /**
4329 * @brief EXTI0 configuration
4330 */
4331 #define SYSCFG_EXTICR1_EXTI0_PA ((uint16_t)0x0000) /*!< PA[0] pin */
4332 #define SYSCFG_EXTICR1_EXTI0_PB ((uint16_t)0x0001) /*!< PB[0] pin */
4333 #define SYSCFG_EXTICR1_EXTI0_PC ((uint16_t)0x0002) /*!< PC[0] pin */
4334 #define SYSCFG_EXTICR1_EXTI0_PD ((uint16_t)0x0003) /*!< PD[0] pin */
4335 #define SYSCFG_EXTICR1_EXTI0_PE ((uint16_t)0x0004) /*!< PE[0] pin */
4336 #define SYSCFG_EXTICR1_EXTI0_PF ((uint16_t)0x0005) /*!< PF[0] pin */
4337
4338 /**
4339 * @brief EXTI1 configuration
4340 */
4341 #define SYSCFG_EXTICR1_EXTI1_PA ((uint16_t)0x0000) /*!< PA[1] pin */
4342 #define SYSCFG_EXTICR1_EXTI1_PB ((uint16_t)0x0010) /*!< PB[1] pin */
4343 #define SYSCFG_EXTICR1_EXTI1_PC ((uint16_t)0x0020) /*!< PC[1] pin */
4344 #define SYSCFG_EXTICR1_EXTI1_PD ((uint16_t)0x0030) /*!< PD[1] pin */
4345 #define SYSCFG_EXTICR1_EXTI1_PE ((uint16_t)0x0040) /*!< PE[1] pin */
4346 #define SYSCFG_EXTICR1_EXTI1_PF ((uint16_t)0x0050) /*!< PF[1] pin */
4347
4348 /**
4349 * @brief EXTI2 configuration
4350 */
4351 #define SYSCFG_EXTICR1_EXTI2_PA ((uint16_t)0x0000) /*!< PA[2] pin */
4352 #define SYSCFG_EXTICR1_EXTI2_PB ((uint16_t)0x0100) /*!< PB[2] pin */
4353 #define SYSCFG_EXTICR1_EXTI2_PC ((uint16_t)0x0200) /*!< PC[2] pin */
4354 #define SYSCFG_EXTICR1_EXTI2_PD ((uint16_t)0x0300) /*!< PD[2] pin */
4355 #define SYSCFG_EXTICR1_EXTI2_PE ((uint16_t)0x0400) /*!< PE[2] pin */
4356 #define SYSCFG_EXTICR1_EXTI2_PF ((uint16_t)0x0500) /*!< PF[2] pin */
4357
4358 /**
4359 * @brief EXTI3 configuration
4360 */
4361 #define SYSCFG_EXTICR1_EXTI3_PA ((uint16_t)0x0000) /*!< PA[3] pin */
4362 #define SYSCFG_EXTICR1_EXTI3_PB ((uint16_t)0x1000) /*!< PB[3] pin */
4363 #define SYSCFG_EXTICR1_EXTI3_PC ((uint16_t)0x2000) /*!< PC[3] pin */
4364 #define SYSCFG_EXTICR1_EXTI3_PD ((uint16_t)0x3000) /*!< PD[3] pin */
4365 #define SYSCFG_EXTICR1_EXTI3_PE ((uint16_t)0x4000) /*!< PE[3] pin */
4366 #define SYSCFG_EXTICR1_EXTI3_PF ((uint16_t)0x5000) /*!< PF[3] pin */
4367
4368 /***************** Bit definition for SYSCFG_EXTICR2 register **************/
4369 #define SYSCFG_EXTICR2_EXTI4 ((uint16_t)0x000F) /*!< EXTI 4 configuration */
4370 #define SYSCFG_EXTICR2_EXTI5 ((uint16_t)0x00F0) /*!< EXTI 5 configuration */
4371 #define SYSCFG_EXTICR2_EXTI6 ((uint16_t)0x0F00) /*!< EXTI 6 configuration */
4372 #define SYSCFG_EXTICR2_EXTI7 ((uint16_t)0xF000) /*!< EXTI 7 configuration */
4373
4374 /**
4375 * @brief EXTI4 configuration
4376 */
4377 #define SYSCFG_EXTICR2_EXTI4_PA ((uint16_t)0x0000) /*!< PA[4] pin */
4378 #define SYSCFG_EXTICR2_EXTI4_PB ((uint16_t)0x0001) /*!< PB[4] pin */
4379 #define SYSCFG_EXTICR2_EXTI4_PC ((uint16_t)0x0002) /*!< PC[4] pin */
4380 #define SYSCFG_EXTICR2_EXTI4_PD ((uint16_t)0x0003) /*!< PD[4] pin */
4381 #define SYSCFG_EXTICR2_EXTI4_PE ((uint16_t)0x0004) /*!< PE[4] pin */
4382 #define SYSCFG_EXTICR2_EXTI4_PF ((uint16_t)0x0005) /*!< PF[4] pin */
4383
4384 /**
4385 * @brief EXTI5 configuration
4386 */
4387 #define SYSCFG_EXTICR2_EXTI5_PA ((uint16_t)0x0000) /*!< PA[5] pin */
4388 #define SYSCFG_EXTICR2_EXTI5_PB ((uint16_t)0x0010) /*!< PB[5] pin */
4389 #define SYSCFG_EXTICR2_EXTI5_PC ((uint16_t)0x0020) /*!< PC[5] pin */
4390 #define SYSCFG_EXTICR2_EXTI5_PD ((uint16_t)0x0030) /*!< PD[5] pin */
4391 #define SYSCFG_EXTICR2_EXTI5_PE ((uint16_t)0x0040) /*!< PE[5] pin */
4392 #define SYSCFG_EXTICR2_EXTI5_PF ((uint16_t)0x0050) /*!< PF[5] pin */
4393
4394 /**
4395 * @brief EXTI6 configuration
4396 */
4397 #define SYSCFG_EXTICR2_EXTI6_PA ((uint16_t)0x0000) /*!< PA[6] pin */
4398 #define SYSCFG_EXTICR2_EXTI6_PB ((uint16_t)0x0100) /*!< PB[6] pin */
4399 #define SYSCFG_EXTICR2_EXTI6_PC ((uint16_t)0x0200) /*!< PC[6] pin */
4400 #define SYSCFG_EXTICR2_EXTI6_PD ((uint16_t)0x0300) /*!< PD[6] pin */
4401 #define SYSCFG_EXTICR2_EXTI6_PE ((uint16_t)0x0400) /*!< PE[6] pin */
4402 #define SYSCFG_EXTICR2_EXTI6_PF ((uint16_t)0x0500) /*!< PF[6] pin */
4403
4404 /**
4405 * @brief EXTI7 configuration
4406 */
4407 #define SYSCFG_EXTICR2_EXTI7_PA ((uint16_t)0x0000) /*!< PA[7] pin */
4408 #define SYSCFG_EXTICR2_EXTI7_PB ((uint16_t)0x1000) /*!< PB[7] pin */
4409 #define SYSCFG_EXTICR2_EXTI7_PC ((uint16_t)0x2000) /*!< PC[7] pin */
4410 #define SYSCFG_EXTICR2_EXTI7_PD ((uint16_t)0x3000) /*!< PD[7] pin */
4411 #define SYSCFG_EXTICR2_EXTI7_PE ((uint16_t)0x4000) /*!< PE[7] pin */
4412 #define SYSCFG_EXTICR2_EXTI7_PF ((uint16_t)0x5000) /*!< PF[7] pin */
4413
4414 /***************** Bit definition for SYSCFG_EXTICR3 register **************/
4415 #define SYSCFG_EXTICR3_EXTI8 ((uint16_t)0x000F) /*!< EXTI 8 configuration */
4416 #define SYSCFG_EXTICR3_EXTI9 ((uint16_t)0x00F0) /*!< EXTI 9 configuration */
4417 #define SYSCFG_EXTICR3_EXTI10 ((uint16_t)0x0F00) /*!< EXTI 10 configuration */
4418 #define SYSCFG_EXTICR3_EXTI11 ((uint16_t)0xF000) /*!< EXTI 11 configuration */
4419
4420 /**
4421 * @brief EXTI8 configuration
4422 */
4423 #define SYSCFG_EXTICR3_EXTI8_PA ((uint16_t)0x0000) /*!< PA[8] pin */
4424 #define SYSCFG_EXTICR3_EXTI8_PB ((uint16_t)0x0001) /*!< PB[8] pin */
4425 #define SYSCFG_EXTICR3_EXTI8_PC ((uint16_t)0x0002) /*!< PC[8] pin */
4426 #define SYSCFG_EXTICR3_EXTI8_PD ((uint16_t)0x0003) /*!< PD[8] pin */
4427 #define SYSCFG_EXTICR3_EXTI8_PE ((uint16_t)0x0004) /*!< PE[8] pin */
4428
4429 /**
4430 * @brief EXTI9 configuration
4431 */
4432 #define SYSCFG_EXTICR3_EXTI9_PA ((uint16_t)0x0000) /*!< PA[9] pin */
4433 #define SYSCFG_EXTICR3_EXTI9_PB ((uint16_t)0x0010) /*!< PB[9] pin */
4434 #define SYSCFG_EXTICR3_EXTI9_PC ((uint16_t)0x0020) /*!< PC[9] pin */
4435 #define SYSCFG_EXTICR3_EXTI9_PD ((uint16_t)0x0030) /*!< PD[9] pin */
4436 #define SYSCFG_EXTICR3_EXTI9_PE ((uint16_t)0x0040) /*!< PE[9] pin */
4437 #define SYSCFG_EXTICR3_EXTI9_PF ((uint16_t)0x0050) /*!< PF[9] pin */
4438
4439 /**
4440 * @brief EXTI10 configuration
4441 */
4442 #define SYSCFG_EXTICR3_EXTI10_PA ((uint16_t)0x0000) /*!< PA[10] pin */
4443 #define SYSCFG_EXTICR3_EXTI10_PB ((uint16_t)0x0100) /*!< PB[10] pin */
4444 #define SYSCFG_EXTICR3_EXTI10_PC ((uint16_t)0x0200) /*!< PC[10] pin */
4445 #define SYSCFG_EXTICR3_EXTI10_PD ((uint16_t)0x0300) /*!< PE[10] pin */
4446 #define SYSCFG_EXTICR3_EXTI10_PE ((uint16_t)0x0400) /*!< PD[10] pin */
4447 #define SYSCFG_EXTICR3_EXTI10_PF ((uint16_t)0x0500) /*!< PF[10] pin */
4448
4449 /**
4450 * @brief EXTI11 configuration
4451 */
4452 #define SYSCFG_EXTICR3_EXTI11_PA ((uint16_t)0x0000) /*!< PA[11] pin */
4453 #define SYSCFG_EXTICR3_EXTI11_PB ((uint16_t)0x1000) /*!< PB[11] pin */
4454 #define SYSCFG_EXTICR3_EXTI11_PC ((uint16_t)0x2000) /*!< PC[11] pin */
4455 #define SYSCFG_EXTICR3_EXTI11_PD ((uint16_t)0x3000) /*!< PD[11] pin */
4456 #define SYSCFG_EXTICR3_EXTI11_PE ((uint16_t)0x4000) /*!< PE[11] pin */
4457
4458 /***************** Bit definition for SYSCFG_EXTICR4 register **************/
4459 #define SYSCFG_EXTICR4_EXTI12 ((uint16_t)0x000F) /*!< EXTI 12 configuration */
4460 #define SYSCFG_EXTICR4_EXTI13 ((uint16_t)0x00F0) /*!< EXTI 13 configuration */
4461 #define SYSCFG_EXTICR4_EXTI14 ((uint16_t)0x0F00) /*!< EXTI 14 configuration */
4462 #define SYSCFG_EXTICR4_EXTI15 ((uint16_t)0xF000) /*!< EXTI 15 configuration */
4463
4464 /**
4465 * @brief EXTI12 configuration
4466 */
4467 #define SYSCFG_EXTICR4_EXTI12_PA ((uint16_t)0x0000) /*!< PA[12] pin */
4468 #define SYSCFG_EXTICR4_EXTI12_PB ((uint16_t)0x0001) /*!< PB[12] pin */
4469 #define SYSCFG_EXTICR4_EXTI12_PC ((uint16_t)0x0002) /*!< PC[12] pin */
4470 #define SYSCFG_EXTICR4_EXTI12_PD ((uint16_t)0x0003) /*!< PD[12] pin */
4471 #define SYSCFG_EXTICR4_EXTI12_PE ((uint16_t)0x0004) /*!< PE[12] pin */
4472
4473 /**
4474 * @brief EXTI13 configuration
4475 */
4476 #define SYSCFG_EXTICR4_EXTI13_PA ((uint16_t)0x0000) /*!< PA[13] pin */
4477 #define SYSCFG_EXTICR4_EXTI13_PB ((uint16_t)0x0010) /*!< PB[13] pin */
4478 #define SYSCFG_EXTICR4_EXTI13_PC ((uint16_t)0x0020) /*!< PC[13] pin */
4479 #define SYSCFG_EXTICR4_EXTI13_PD ((uint16_t)0x0030) /*!< PD[13] pin */
4480 #define SYSCFG_EXTICR4_EXTI13_PE ((uint16_t)0x0040) /*!< PE[13] pin */
4481
4482 /**
4483 * @brief EXTI14 configuration
4484 */
4485 #define SYSCFG_EXTICR4_EXTI14_PA ((uint16_t)0x0000) /*!< PA[14] pin */
4486 #define SYSCFG_EXTICR4_EXTI14_PB ((uint16_t)0x0100) /*!< PB[14] pin */
4487 #define SYSCFG_EXTICR4_EXTI14_PC ((uint16_t)0x0200) /*!< PC[14] pin */
4488 #define SYSCFG_EXTICR4_EXTI14_PD ((uint16_t)0x0300) /*!< PD[14] pin */
4489 #define SYSCFG_EXTICR4_EXTI14_PE ((uint16_t)0x0400) /*!< PE[14] pin */
4490
4491 /**
4492 * @brief EXTI15 configuration
4493 */
4494 #define SYSCFG_EXTICR4_EXTI15_PA ((uint16_t)0x0000) /*!< PA[15] pin */
4495 #define SYSCFG_EXTICR4_EXTI15_PB ((uint16_t)0x1000) /*!< PB[15] pin */
4496 #define SYSCFG_EXTICR4_EXTI15_PC ((uint16_t)0x2000) /*!< PC[15] pin */
4497 #define SYSCFG_EXTICR4_EXTI15_PD ((uint16_t)0x3000) /*!< PD[15] pin */
4498 #define SYSCFG_EXTICR4_EXTI15_PE ((uint16_t)0x4000) /*!< PE[15] pin */
4499
4500 /***************** Bit definition for SYSCFG_CFGR2 register ****************/
4501 #define SYSCFG_CFGR2_LOCKUP_LOCK ((uint32_t)0x00000001) /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM0 with Break Input of TIMER1 */
4502 #define SYSCFG_CFGR2_SRAM_PARITY_LOCK ((uint32_t)0x00000002) /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1 */
4503 #define SYSCFG_CFGR2_PVD_LOCK ((uint32_t)0x00000004) /*!< Enables and locks the PVD connection with Timer1 Break Input and also the PVD_EN and PVDSEL[2:0] bits of the Power Control Interface */
4504 #define SYSCFG_CFGR2_SRAM_PEF ((uint32_t)0x00000100) /*!< SRAM Parity error flag */
4505 #define SYSCFG_CFGR2_SRAM_PE SYSCFG_CFGR2_SRAM_PEF /*!< SRAM Parity error flag (define maintained for legacy purpose) */
4506
4507 /***************** Bit definition for SYSCFG_xxx ISR Wrapper register ****************/
4508 #define SYSCFG_ITLINE0_SR_EWDG ((uint32_t)0x00000001) /*!< EWDG interrupt */
4509 #define SYSCFG_ITLINE1_SR_PVDOUT ((uint32_t)0x00000001) /*!< Power voltage detection -> exti[31] Interrupt */
4510 #define SYSCFG_ITLINE1_SR_VDDIO2 ((uint32_t)0x00000002) /*!< VDDIO2 -> exti[16] Interrupt */
4511 #define SYSCFG_ITLINE2_SR_RTC_WAKEUP ((uint32_t)0x00000001) /*!< RTC WAKEUP -> exti[20] Interrupt */
4512 #define SYSCFG_ITLINE2_SR_RTC_TSTAMP ((uint32_t)0x00000002) /*!< RTC Time Stamp -> exti[19] interrupt */
4513 #define SYSCFG_ITLINE2_SR_RTC_ALRA ((uint32_t)0x00000003) /*!< RTC Alarm -> exti[17] interrupt .... */
4514 #define SYSCFG_ITLINE3_SR_FLASH_ITF ((uint32_t)0x00000001) /*!< Flash ITF Interrupt */
4515 #define SYSCFG_ITLINE4_SR_CRS ((uint32_t)0x00000001) /*!< CRS interrupt */
4516 #define SYSCFG_ITLINE4_SR_CLK_CTRL ((uint32_t)0x00000002) /*!< CLK CTRL interrupt */
4517 #define SYSCFG_ITLINE5_SR_EXTI0 ((uint32_t)0x00000001) /*!< External Interrupt 0 */
4518 #define SYSCFG_ITLINE5_SR_EXTI1 ((uint32_t)0x00000002) /*!< External Interrupt 1 */
4519 #define SYSCFG_ITLINE6_SR_EXTI2 ((uint32_t)0x00000001) /*!< External Interrupt 2 */
4520 #define SYSCFG_ITLINE6_SR_EXTI3 ((uint32_t)0x00000002) /*!< External Interrupt 3 */
4521 #define SYSCFG_ITLINE7_SR_EXTI4 ((uint32_t)0x00000001) /*!< External Interrupt 15 to 4 */
4522 #define SYSCFG_ITLINE7_SR_EXTI5 ((uint32_t)0x00000002) /*!< External Interrupt 15 to 4 */
4523 #define SYSCFG_ITLINE7_SR_EXTI6 ((uint32_t)0x00000004) /*!< External Interrupt 15 to 4 */
4524 #define SYSCFG_ITLINE7_SR_EXTI7 ((uint32_t)0x00000008) /*!< External Interrupt 15 to 4 */
4525 #define SYSCFG_ITLINE7_SR_EXTI8 ((uint32_t)0x00000010) /*!< External Interrupt 15 to 4 */
4526 #define SYSCFG_ITLINE7_SR_EXTI9 ((uint32_t)0x00000020) /*!< External Interrupt 15 to 4 */
4527 #define SYSCFG_ITLINE7_SR_EXTI10 ((uint32_t)0x00000040) /*!< External Interrupt 15 to 4 */
4528 #define SYSCFG_ITLINE7_SR_EXTI11 ((uint32_t)0x00000080) /*!< External Interrupt 15 to 4 */
4529 #define SYSCFG_ITLINE7_SR_EXTI12 ((uint32_t)0x00000100) /*!< External Interrupt 15 to 4 */
4530 #define SYSCFG_ITLINE7_SR_EXTI13 ((uint32_t)0x00000200) /*!< External Interrupt 15 to 4 */
4531 #define SYSCFG_ITLINE7_SR_EXTI14 ((uint32_t)0x00000400) /*!< External Interrupt 15 to 4 */
4532 #define SYSCFG_ITLINE7_SR_EXTI15 ((uint32_t)0x00000800) /*!< External Interrupt 15 to 4 */
4533 #define SYSCFG_ITLINE8_SR_TSC_EOA ((uint32_t)0x00000001) /*!< Touch control EOA Interrupt */
4534 #define SYSCFG_ITLINE8_SR_TSC_MCE ((uint32_t)0x00000002) /*!< Touch control MCE Interrupt */
4535 #define SYSCFG_ITLINE9_SR_DMA1_CH1 ((uint32_t)0x00000001) /*!< DMA1 Channel 1 Interrupt */
4536 #define SYSCFG_ITLINE10_SR_DMA1_CH2 ((uint32_t)0x00000001) /*!< DMA1 Channel 2 Interrupt */
4537 #define SYSCFG_ITLINE10_SR_DMA1_CH3 ((uint32_t)0x00000002) /*!< DMA2 Channel 3 Interrupt */
4538 #define SYSCFG_ITLINE10_SR_DMA2_CH1 ((uint32_t)0x00000004) /*!< DMA2 Channel 1 Interrupt */
4539 #define SYSCFG_ITLINE10_SR_DMA2_CH2 ((uint32_t)0x00000008) /*!< DMA2 Channel 2 Interrupt */
4540 #define SYSCFG_ITLINE11_SR_DMA1_CH4 ((uint32_t)0x00000001) /*!< DMA1 Channel 4 Interrupt */
4541 #define SYSCFG_ITLINE11_SR_DMA1_CH5 ((uint32_t)0x00000002) /*!< DMA1 Channel 5 Interrupt */
4542 #define SYSCFG_ITLINE11_SR_DMA1_CH6 ((uint32_t)0x00000004) /*!< DMA1 Channel 6 Interrupt */
4543 #define SYSCFG_ITLINE11_SR_DMA1_CH7 ((uint32_t)0x00000008) /*!< DMA1 Channel 7 Interrupt */
4544 #define SYSCFG_ITLINE11_SR_DMA2_CH3 ((uint32_t)0x00000010) /*!< DMA2 Channel 3 Interrupt */
4545 #define SYSCFG_ITLINE11_SR_DMA2_CH4 ((uint32_t)0x00000020) /*!< DMA2 Channel 4 Interrupt */
4546 #define SYSCFG_ITLINE11_SR_DMA2_CH5 ((uint32_t)0x00000040) /*!< DMA2 Channel 5 Interrupt */
4547 #define SYSCFG_ITLINE12_SR_ADC ((uint32_t)0x00000001) /*!< ADC Interrupt */
4548 #define SYSCFG_ITLINE12_SR_COMP1 ((uint32_t)0x00000002) /*!< COMP1 Interrupt -> exti[21] */
4549 #define SYSCFG_ITLINE12_SR_COMP2 ((uint32_t)0x00000004) /*!< COMP2 Interrupt -> exti[22] */
4550 #define SYSCFG_ITLINE13_SR_TIM1_BRK ((uint32_t)0x00000001) /*!< TIM1 BRK Interrupt */
4551 #define SYSCFG_ITLINE13_SR_TIM1_UPD ((uint32_t)0x00000002) /*!< TIM1 UPD Interrupt */
4552 #define SYSCFG_ITLINE13_SR_TIM1_TRG ((uint32_t)0x00000004) /*!< TIM1 TRG Interrupt */
4553 #define SYSCFG_ITLINE13_SR_TIM1_CCU ((uint32_t)0x00000008) /*!< TIM1 CCU Interrupt */
4554 #define SYSCFG_ITLINE14_SR_TIM1_CC ((uint32_t)0x00000001) /*!< TIM1 CC Interrupt */
4555 #define SYSCFG_ITLINE15_SR_TIM2_GLB ((uint32_t)0x00000001) /*!< TIM2 GLB Interrupt */
4556 #define SYSCFG_ITLINE16_SR_TIM3_GLB ((uint32_t)0x00000001) /*!< TIM3 GLB Interrupt */
4557 #define SYSCFG_ITLINE17_SR_DAC ((uint32_t)0x00000001) /*!< DAC Interrupt */
4558 #define SYSCFG_ITLINE17_SR_TIM6_GLB ((uint32_t)0x00000002) /*!< TIM6 GLB Interrupt */
4559 #define SYSCFG_ITLINE18_SR_TIM7_GLB ((uint32_t)0x00000001) /*!< TIM7 GLB Interrupt */
4560 #define SYSCFG_ITLINE19_SR_TIM14_GLB ((uint32_t)0x00000001) /*!< TIM14 GLB Interrupt */
4561 #define SYSCFG_ITLINE20_SR_TIM15_GLB ((uint32_t)0x00000001) /*!< TIM15 GLB Interrupt */
4562 #define SYSCFG_ITLINE21_SR_TIM16_GLB ((uint32_t)0x00000001) /*!< TIM16 GLB Interrupt */
4563 #define SYSCFG_ITLINE22_SR_TIM17_GLB ((uint32_t)0x00000001) /*!< TIM17 GLB Interrupt */
4564 #define SYSCFG_ITLINE23_SR_I2C1_GLB ((uint32_t)0x00000001) /*!< I2C1 GLB Interrupt -> exti[23] */
4565 #define SYSCFG_ITLINE24_SR_I2C2_GLB ((uint32_t)0x00000001) /*!< I2C2 GLB Interrupt */
4566 #define SYSCFG_ITLINE25_SR_SPI1 ((uint32_t)0x00000001) /*!< SPI1 Interrupt */
4567 #define SYSCFG_ITLINE26_SR_SPI2 ((uint32_t)0x00000001) /*!< SPI2 Interrupt */
4568 #define SYSCFG_ITLINE27_SR_USART1_GLB ((uint32_t)0x00000001) /*!< USART1 GLB Interrupt -> exti[25] */
4569 #define SYSCFG_ITLINE28_SR_USART2_GLB ((uint32_t)0x00000001) /*!< USART2 GLB Interrupt -> exti[26] */
4570 #define SYSCFG_ITLINE29_SR_USART3_GLB ((uint32_t)0x00000001) /*!< USART3 GLB Interrupt -> exti[28] */
4571 #define SYSCFG_ITLINE29_SR_USART4_GLB ((uint32_t)0x00000002) /*!< USART4 GLB Interrupt */
4572 #define SYSCFG_ITLINE29_SR_USART5_GLB ((uint32_t)0x00000004) /*!< USART5 GLB Interrupt */
4573 #define SYSCFG_ITLINE29_SR_USART6_GLB ((uint32_t)0x00000008) /*!< USART6 GLB Interrupt */
4574 #define SYSCFG_ITLINE29_SR_USART7_GLB ((uint32_t)0x00000010) /*!< USART7 GLB Interrupt */
4575 #define SYSCFG_ITLINE29_SR_USART8_GLB ((uint32_t)0x00000020) /*!< USART8 GLB Interrupt */
4576 #define SYSCFG_ITLINE30_SR_CAN ((uint32_t)0x00000001) /*!< CAN Interrupt */
4577 #define SYSCFG_ITLINE30_SR_CEC ((uint32_t)0x00000002) /*!< CEC Interrupt */
4578
4579 /*****************************************************************************/
4580 /* */
4581 /* Timers (TIM) */
4582 /* */
4583 /*****************************************************************************/
4584 /******************* Bit definition for TIM_CR1 register *******************/
4585 #define TIM_CR1_CEN ((uint32_t)0x00000001) /*!<Counter enable */
4586 #define TIM_CR1_UDIS ((uint32_t)0x00000002) /*!<Update disable */
4587 #define TIM_CR1_URS ((uint32_t)0x00000004) /*!<Update request source */
4588 #define TIM_CR1_OPM ((uint32_t)0x00000008) /*!<One pulse mode */
4589 #define TIM_CR1_DIR ((uint32_t)0x00000010) /*!<Direction */
4590
4591 #define TIM_CR1_CMS ((uint32_t)0x00000060) /*!<CMS[1:0] bits (Center-aligned mode selection) */
4592 #define TIM_CR1_CMS_0 ((uint32_t)0x00000020) /*!<Bit 0 */
4593 #define TIM_CR1_CMS_1 ((uint32_t)0x00000040) /*!<Bit 1 */
4594
4595 #define TIM_CR1_ARPE ((uint32_t)0x00000080) /*!<Auto-reload preload enable */
4596
4597 #define TIM_CR1_CKD ((uint32_t)0x00000300) /*!<CKD[1:0] bits (clock division) */
4598 #define TIM_CR1_CKD_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4599 #define TIM_CR1_CKD_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4600
4601 /******************* Bit definition for TIM_CR2 register *******************/
4602 #define TIM_CR2_CCPC ((uint32_t)0x00000001) /*!<Capture/Compare Preloaded Control */
4603 #define TIM_CR2_CCUS ((uint32_t)0x00000004) /*!<Capture/Compare Control Update Selection */
4604 #define TIM_CR2_CCDS ((uint32_t)0x00000008) /*!<Capture/Compare DMA Selection */
4605
4606 #define TIM_CR2_MMS ((uint32_t)0x00000070) /*!<MMS[2:0] bits (Master Mode Selection) */
4607 #define TIM_CR2_MMS_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4608 #define TIM_CR2_MMS_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4609 #define TIM_CR2_MMS_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4610
4611 #define TIM_CR2_TI1S ((uint32_t)0x00000080) /*!<TI1 Selection */
4612 #define TIM_CR2_OIS1 ((uint32_t)0x00000100) /*!<Output Idle state 1 (OC1 output) */
4613 #define TIM_CR2_OIS1N ((uint32_t)0x00000200) /*!<Output Idle state 1 (OC1N output) */
4614 #define TIM_CR2_OIS2 ((uint32_t)0x00000400) /*!<Output Idle state 2 (OC2 output) */
4615 #define TIM_CR2_OIS2N ((uint32_t)0x00000800) /*!<Output Idle state 2 (OC2N output) */
4616 #define TIM_CR2_OIS3 ((uint32_t)0x00001000) /*!<Output Idle state 3 (OC3 output) */
4617 #define TIM_CR2_OIS3N ((uint32_t)0x00002000) /*!<Output Idle state 3 (OC3N output) */
4618 #define TIM_CR2_OIS4 ((uint32_t)0x00004000) /*!<Output Idle state 4 (OC4 output) */
4619
4620 /******************* Bit definition for TIM_SMCR register ******************/
4621 #define TIM_SMCR_SMS ((uint32_t)0x00000007) /*!<SMS[2:0] bits (Slave mode selection) */
4622 #define TIM_SMCR_SMS_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4623 #define TIM_SMCR_SMS_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4624 #define TIM_SMCR_SMS_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4625
4626 #define TIM_SMCR_OCCS ((uint32_t)0x00000008) /*!< OCREF clear selection */
4627
4628 #define TIM_SMCR_TS ((uint32_t)0x00000070) /*!<TS[2:0] bits (Trigger selection) */
4629 #define TIM_SMCR_TS_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4630 #define TIM_SMCR_TS_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4631 #define TIM_SMCR_TS_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4632
4633 #define TIM_SMCR_MSM ((uint32_t)0x00000080) /*!<Master/slave mode */
4634
4635 #define TIM_SMCR_ETF ((uint32_t)0x00000F00) /*!<ETF[3:0] bits (External trigger filter) */
4636 #define TIM_SMCR_ETF_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4637 #define TIM_SMCR_ETF_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4638 #define TIM_SMCR_ETF_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4639 #define TIM_SMCR_ETF_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4640
4641 #define TIM_SMCR_ETPS ((uint32_t)0x00003000) /*!<ETPS[1:0] bits (External trigger prescaler) */
4642 #define TIM_SMCR_ETPS_0 ((uint32_t)0x00001000) /*!<Bit 0 */
4643 #define TIM_SMCR_ETPS_1 ((uint32_t)0x00002000) /*!<Bit 1 */
4644
4645 #define TIM_SMCR_ECE ((uint32_t)0x00004000) /*!<External clock enable */
4646 #define TIM_SMCR_ETP ((uint32_t)0x00008000) /*!<External trigger polarity */
4647
4648 /******************* Bit definition for TIM_DIER register ******************/
4649 #define TIM_DIER_UIE ((uint32_t)0x00000001) /*!<Update interrupt enable */
4650 #define TIM_DIER_CC1IE ((uint32_t)0x00000002) /*!<Capture/Compare 1 interrupt enable */
4651 #define TIM_DIER_CC2IE ((uint32_t)0x00000004) /*!<Capture/Compare 2 interrupt enable */
4652 #define TIM_DIER_CC3IE ((uint32_t)0x00000008) /*!<Capture/Compare 3 interrupt enable */
4653 #define TIM_DIER_CC4IE ((uint32_t)0x00000010) /*!<Capture/Compare 4 interrupt enable */
4654 #define TIM_DIER_COMIE ((uint32_t)0x00000020) /*!<COM interrupt enable */
4655 #define TIM_DIER_TIE ((uint32_t)0x00000040) /*!<Trigger interrupt enable */
4656 #define TIM_DIER_BIE ((uint32_t)0x00000080) /*!<Break interrupt enable */
4657 #define TIM_DIER_UDE ((uint32_t)0x00000100) /*!<Update DMA request enable */
4658 #define TIM_DIER_CC1DE ((uint32_t)0x00000200) /*!<Capture/Compare 1 DMA request enable */
4659 #define TIM_DIER_CC2DE ((uint32_t)0x00000400) /*!<Capture/Compare 2 DMA request enable */
4660 #define TIM_DIER_CC3DE ((uint32_t)0x00000800) /*!<Capture/Compare 3 DMA request enable */
4661 #define TIM_DIER_CC4DE ((uint32_t)0x00001000) /*!<Capture/Compare 4 DMA request enable */
4662 #define TIM_DIER_COMDE ((uint32_t)0x00002000) /*!<COM DMA request enable */
4663 #define TIM_DIER_TDE ((uint32_t)0x00004000) /*!<Trigger DMA request enable */
4664
4665 /******************** Bit definition for TIM_SR register *******************/
4666 #define TIM_SR_UIF ((uint32_t)0x00000001) /*!<Update interrupt Flag */
4667 #define TIM_SR_CC1IF ((uint32_t)0x00000002) /*!<Capture/Compare 1 interrupt Flag */
4668 #define TIM_SR_CC2IF ((uint32_t)0x00000004) /*!<Capture/Compare 2 interrupt Flag */
4669 #define TIM_SR_CC3IF ((uint32_t)0x00000008) /*!<Capture/Compare 3 interrupt Flag */
4670 #define TIM_SR_CC4IF ((uint32_t)0x00000010) /*!<Capture/Compare 4 interrupt Flag */
4671 #define TIM_SR_COMIF ((uint32_t)0x00000020) /*!<COM interrupt Flag */
4672 #define TIM_SR_TIF ((uint32_t)0x00000040) /*!<Trigger interrupt Flag */
4673 #define TIM_SR_BIF ((uint32_t)0x00000080) /*!<Break interrupt Flag */
4674 #define TIM_SR_CC1OF ((uint32_t)0x00000200) /*!<Capture/Compare 1 Overcapture Flag */
4675 #define TIM_SR_CC2OF ((uint32_t)0x00000400) /*!<Capture/Compare 2 Overcapture Flag */
4676 #define TIM_SR_CC3OF ((uint32_t)0x00000800) /*!<Capture/Compare 3 Overcapture Flag */
4677 #define TIM_SR_CC4OF ((uint32_t)0x00001000) /*!<Capture/Compare 4 Overcapture Flag */
4678
4679 /******************* Bit definition for TIM_EGR register *******************/
4680 #define TIM_EGR_UG ((uint32_t)0x00000001) /*!<Update Generation */
4681 #define TIM_EGR_CC1G ((uint32_t)0x00000002) /*!<Capture/Compare 1 Generation */
4682 #define TIM_EGR_CC2G ((uint32_t)0x00000004) /*!<Capture/Compare 2 Generation */
4683 #define TIM_EGR_CC3G ((uint32_t)0x00000008) /*!<Capture/Compare 3 Generation */
4684 #define TIM_EGR_CC4G ((uint32_t)0x00000010) /*!<Capture/Compare 4 Generation */
4685 #define TIM_EGR_COMG ((uint32_t)0x00000020) /*!<Capture/Compare Control Update Generation */
4686 #define TIM_EGR_TG ((uint32_t)0x00000040) /*!<Trigger Generation */
4687 #define TIM_EGR_BG ((uint32_t)0x00000080) /*!<Break Generation */
4688
4689 /****************** Bit definition for TIM_CCMR1 register ******************/
4690 #define TIM_CCMR1_CC1S ((uint32_t)0x00000003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
4691 #define TIM_CCMR1_CC1S_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4692 #define TIM_CCMR1_CC1S_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4693
4694 #define TIM_CCMR1_OC1FE ((uint32_t)0x00000004) /*!<Output Compare 1 Fast enable */
4695 #define TIM_CCMR1_OC1PE ((uint32_t)0x00000008) /*!<Output Compare 1 Preload enable */
4696
4697 #define TIM_CCMR1_OC1M ((uint32_t)0x00000070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
4698 #define TIM_CCMR1_OC1M_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4699 #define TIM_CCMR1_OC1M_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4700 #define TIM_CCMR1_OC1M_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4701
4702 #define TIM_CCMR1_OC1CE ((uint32_t)0x00000080) /*!<Output Compare 1Clear Enable */
4703
4704 #define TIM_CCMR1_CC2S ((uint32_t)0x00000300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
4705 #define TIM_CCMR1_CC2S_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4706 #define TIM_CCMR1_CC2S_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4707
4708 #define TIM_CCMR1_OC2FE ((uint32_t)0x00000400) /*!<Output Compare 2 Fast enable */
4709 #define TIM_CCMR1_OC2PE ((uint32_t)0x00000800) /*!<Output Compare 2 Preload enable */
4710
4711 #define TIM_CCMR1_OC2M ((uint32_t)0x00007000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
4712 #define TIM_CCMR1_OC2M_0 ((uint32_t)0x00001000) /*!<Bit 0 */
4713 #define TIM_CCMR1_OC2M_1 ((uint32_t)0x00002000) /*!<Bit 1 */
4714 #define TIM_CCMR1_OC2M_2 ((uint32_t)0x00004000) /*!<Bit 2 */
4715
4716 #define TIM_CCMR1_OC2CE ((uint32_t)0x00008000) /*!<Output Compare 2 Clear Enable */
4717
4718 /*---------------------------------------------------------------------------*/
4719
4720 #define TIM_CCMR1_IC1PSC ((uint32_t)0x0000000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
4721 #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x00000004) /*!<Bit 0 */
4722 #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x00000008) /*!<Bit 1 */
4723
4724 #define TIM_CCMR1_IC1F ((uint32_t)0x000000F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
4725 #define TIM_CCMR1_IC1F_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4726 #define TIM_CCMR1_IC1F_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4727 #define TIM_CCMR1_IC1F_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4728 #define TIM_CCMR1_IC1F_3 ((uint32_t)0x00000080) /*!<Bit 3 */
4729
4730 #define TIM_CCMR1_IC2PSC ((uint32_t)0x00000C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
4731 #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x00000400) /*!<Bit 0 */
4732 #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x00000800) /*!<Bit 1 */
4733
4734 #define TIM_CCMR1_IC2F ((uint32_t)0x0000F000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
4735 #define TIM_CCMR1_IC2F_0 ((uint32_t)0x00001000) /*!<Bit 0 */
4736 #define TIM_CCMR1_IC2F_1 ((uint32_t)0x00002000) /*!<Bit 1 */
4737 #define TIM_CCMR1_IC2F_2 ((uint32_t)0x00004000) /*!<Bit 2 */
4738 #define TIM_CCMR1_IC2F_3 ((uint32_t)0x00008000) /*!<Bit 3 */
4739
4740 /****************** Bit definition for TIM_CCMR2 register ******************/
4741 #define TIM_CCMR2_CC3S ((uint32_t)0x00000003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
4742 #define TIM_CCMR2_CC3S_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4743 #define TIM_CCMR2_CC3S_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4744
4745 #define TIM_CCMR2_OC3FE ((uint32_t)0x00000004) /*!<Output Compare 3 Fast enable */
4746 #define TIM_CCMR2_OC3PE ((uint32_t)0x00000008) /*!<Output Compare 3 Preload enable */
4747
4748 #define TIM_CCMR2_OC3M ((uint32_t)0x00000070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
4749 #define TIM_CCMR2_OC3M_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4750 #define TIM_CCMR2_OC3M_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4751 #define TIM_CCMR2_OC3M_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4752
4753 #define TIM_CCMR2_OC3CE ((uint32_t)0x00000080) /*!<Output Compare 3 Clear Enable */
4754
4755 #define TIM_CCMR2_CC4S ((uint32_t)0x00000300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
4756 #define TIM_CCMR2_CC4S_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4757 #define TIM_CCMR2_CC4S_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4758
4759 #define TIM_CCMR2_OC4FE ((uint32_t)0x00000400) /*!<Output Compare 4 Fast enable */
4760 #define TIM_CCMR2_OC4PE ((uint32_t)0x00000800) /*!<Output Compare 4 Preload enable */
4761
4762 #define TIM_CCMR2_OC4M ((uint32_t)0x00007000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
4763 #define TIM_CCMR2_OC4M_0 ((uint32_t)0x00001000) /*!<Bit 0 */
4764 #define TIM_CCMR2_OC4M_1 ((uint32_t)0x00002000) /*!<Bit 1 */
4765 #define TIM_CCMR2_OC4M_2 ((uint32_t)0x00004000) /*!<Bit 2 */
4766
4767 #define TIM_CCMR2_OC4CE ((uint32_t)0x00008000) /*!<Output Compare 4 Clear Enable */
4768
4769 /*---------------------------------------------------------------------------*/
4770
4771 #define TIM_CCMR2_IC3PSC ((uint32_t)0x0000000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
4772 #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x00000004) /*!<Bit 0 */
4773 #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x00000008) /*!<Bit 1 */
4774
4775 #define TIM_CCMR2_IC3F ((uint32_t)0x000000F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
4776 #define TIM_CCMR2_IC3F_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4777 #define TIM_CCMR2_IC3F_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4778 #define TIM_CCMR2_IC3F_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4779 #define TIM_CCMR2_IC3F_3 ((uint32_t)0x00000080) /*!<Bit 3 */
4780
4781 #define TIM_CCMR2_IC4PSC ((uint32_t)0x00000C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
4782 #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x00000400) /*!<Bit 0 */
4783 #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x00000800) /*!<Bit 1 */
4784
4785 #define TIM_CCMR2_IC4F ((uint32_t)0x0000F000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
4786 #define TIM_CCMR2_IC4F_0 ((uint32_t)0x00001000) /*!<Bit 0 */
4787 #define TIM_CCMR2_IC4F_1 ((uint32_t)0x00002000) /*!<Bit 1 */
4788 #define TIM_CCMR2_IC4F_2 ((uint32_t)0x00004000) /*!<Bit 2 */
4789 #define TIM_CCMR2_IC4F_3 ((uint32_t)0x00008000) /*!<Bit 3 */
4790
4791 /******************* Bit definition for TIM_CCER register ******************/
4792 #define TIM_CCER_CC1E ((uint32_t)0x00000001) /*!<Capture/Compare 1 output enable */
4793 #define TIM_CCER_CC1P ((uint32_t)0x00000002) /*!<Capture/Compare 1 output Polarity */
4794 #define TIM_CCER_CC1NE ((uint32_t)0x00000004) /*!<Capture/Compare 1 Complementary output enable */
4795 #define TIM_CCER_CC1NP ((uint32_t)0x00000008) /*!<Capture/Compare 1 Complementary output Polarity */
4796 #define TIM_CCER_CC2E ((uint32_t)0x00000010) /*!<Capture/Compare 2 output enable */
4797 #define TIM_CCER_CC2P ((uint32_t)0x00000020) /*!<Capture/Compare 2 output Polarity */
4798 #define TIM_CCER_CC2NE ((uint32_t)0x00000040) /*!<Capture/Compare 2 Complementary output enable */
4799 #define TIM_CCER_CC2NP ((uint32_t)0x00000080) /*!<Capture/Compare 2 Complementary output Polarity */
4800 #define TIM_CCER_CC3E ((uint32_t)0x00000100) /*!<Capture/Compare 3 output enable */
4801 #define TIM_CCER_CC3P ((uint32_t)0x00000200) /*!<Capture/Compare 3 output Polarity */
4802 #define TIM_CCER_CC3NE ((uint32_t)0x00000400) /*!<Capture/Compare 3 Complementary output enable */
4803 #define TIM_CCER_CC3NP ((uint32_t)0x00000800) /*!<Capture/Compare 3 Complementary output Polarity */
4804 #define TIM_CCER_CC4E ((uint32_t)0x00001000) /*!<Capture/Compare 4 output enable */
4805 #define TIM_CCER_CC4P ((uint32_t)0x00002000) /*!<Capture/Compare 4 output Polarity */
4806 #define TIM_CCER_CC4NP ((uint32_t)0x00008000) /*!<Capture/Compare 4 Complementary output Polarity */
4807
4808 /******************* Bit definition for TIM_CNT register *******************/
4809 #define TIM_CNT_CNT ((uint32_t)0xFFFFFFFF) /*!<Counter Value */
4810
4811 /******************* Bit definition for TIM_PSC register *******************/
4812 #define TIM_PSC_PSC ((uint32_t)0x0000FFFF) /*!<Prescaler Value */
4813
4814 /******************* Bit definition for TIM_ARR register *******************/
4815 #define TIM_ARR_ARR ((uint32_t)0xFFFFFFFF) /*!<actual auto-reload Value */
4816
4817 /******************* Bit definition for TIM_RCR register *******************/
4818 #define TIM_RCR_REP ((uint32_t)0x000000FF) /*!<Repetition Counter Value */
4819
4820 /******************* Bit definition for TIM_CCR1 register ******************/
4821 #define TIM_CCR1_CCR1 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 1 Value */
4822
4823 /******************* Bit definition for TIM_CCR2 register ******************/
4824 #define TIM_CCR2_CCR2 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 2 Value */
4825
4826 /******************* Bit definition for TIM_CCR3 register ******************/
4827 #define TIM_CCR3_CCR3 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 3 Value */
4828
4829 /******************* Bit definition for TIM_CCR4 register ******************/
4830 #define TIM_CCR4_CCR4 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 4 Value */
4831
4832 /******************* Bit definition for TIM_BDTR register ******************/
4833 #define TIM_BDTR_DTG ((uint32_t)0x000000FF) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
4834 #define TIM_BDTR_DTG_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4835 #define TIM_BDTR_DTG_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4836 #define TIM_BDTR_DTG_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4837 #define TIM_BDTR_DTG_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4838 #define TIM_BDTR_DTG_4 ((uint32_t)0x00000010) /*!<Bit 4 */
4839 #define TIM_BDTR_DTG_5 ((uint32_t)0x00000020) /*!<Bit 5 */
4840 #define TIM_BDTR_DTG_6 ((uint32_t)0x00000040) /*!<Bit 6 */
4841 #define TIM_BDTR_DTG_7 ((uint32_t)0x00000080) /*!<Bit 7 */
4842
4843 #define TIM_BDTR_LOCK ((uint32_t)0x00000300) /*!<LOCK[1:0] bits (Lock Configuration) */
4844 #define TIM_BDTR_LOCK_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4845 #define TIM_BDTR_LOCK_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4846
4847 #define TIM_BDTR_OSSI ((uint32_t)0x00000400) /*!<Off-State Selection for Idle mode */
4848 #define TIM_BDTR_OSSR ((uint32_t)0x00000800) /*!<Off-State Selection for Run mode */
4849 #define TIM_BDTR_BKE ((uint32_t)0x00001000) /*!<Break enable */
4850 #define TIM_BDTR_BKP ((uint32_t)0x00002000) /*!<Break Polarity */
4851 #define TIM_BDTR_AOE ((uint32_t)0x00004000) /*!<Automatic Output enable */
4852 #define TIM_BDTR_MOE ((uint32_t)0x00008000) /*!<Main Output enable */
4853
4854 /******************* Bit definition for TIM_DCR register *******************/
4855 #define TIM_DCR_DBA ((uint32_t)0x0000001F) /*!<DBA[4:0] bits (DMA Base Address) */
4856 #define TIM_DCR_DBA_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4857 #define TIM_DCR_DBA_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4858 #define TIM_DCR_DBA_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4859 #define TIM_DCR_DBA_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4860 #define TIM_DCR_DBA_4 ((uint32_t)0x00000010) /*!<Bit 4 */
4861
4862 #define TIM_DCR_DBL ((uint32_t)0x00001F00) /*!<DBL[4:0] bits (DMA Burst Length) */
4863 #define TIM_DCR_DBL_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4864 #define TIM_DCR_DBL_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4865 #define TIM_DCR_DBL_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4866 #define TIM_DCR_DBL_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4867 #define TIM_DCR_DBL_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4868
4869 /******************* Bit definition for TIM_DMAR register ******************/
4870 #define TIM_DMAR_DMAB ((uint32_t)0x0000FFFF) /*!<DMA register for burst accesses */
4871
4872 /******************* Bit definition for TIM14_OR register ********************/
4873 #define TIM14_OR_TI1_RMP ((uint32_t)0x00000003) /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */
4874 #define TIM14_OR_TI1_RMP_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4875 #define TIM14_OR_TI1_RMP_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4876
4877 /******************************************************************************/
4878 /* */
4879 /* Touch Sensing Controller (TSC) */
4880 /* */
4881 /******************************************************************************/
4882 /******************* Bit definition for TSC_CR register *********************/
4883 #define TSC_CR_TSCE ((uint32_t)0x00000001) /*!<Touch sensing controller enable */
4884 #define TSC_CR_START ((uint32_t)0x00000002) /*!<Start acquisition */
4885 #define TSC_CR_AM ((uint32_t)0x00000004) /*!<Acquisition mode */
4886 #define TSC_CR_SYNCPOL ((uint32_t)0x00000008) /*!<Synchronization pin polarity */
4887 #define TSC_CR_IODEF ((uint32_t)0x00000010) /*!<IO default mode */
4888
4889 #define TSC_CR_MCV ((uint32_t)0x000000E0) /*!<MCV[2:0] bits (Max Count Value) */
4890 #define TSC_CR_MCV_0 ((uint32_t)0x00000020) /*!<Bit 0 */
4891 #define TSC_CR_MCV_1 ((uint32_t)0x00000040) /*!<Bit 1 */
4892 #define TSC_CR_MCV_2 ((uint32_t)0x00000080) /*!<Bit 2 */
4893
4894 #define TSC_CR_PGPSC ((uint32_t)0x00007000) /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
4895 #define TSC_CR_PGPSC_0 ((uint32_t)0x00001000) /*!<Bit 0 */
4896 #define TSC_CR_PGPSC_1 ((uint32_t)0x00002000) /*!<Bit 1 */
4897 #define TSC_CR_PGPSC_2 ((uint32_t)0x00004000) /*!<Bit 2 */
4898
4899 #define TSC_CR_SSPSC ((uint32_t)0x00008000) /*!<Spread Spectrum Prescaler */
4900 #define TSC_CR_SSE ((uint32_t)0x00010000) /*!<Spread Spectrum Enable */
4901
4902 #define TSC_CR_SSD ((uint32_t)0x00FE0000) /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
4903 #define TSC_CR_SSD_0 ((uint32_t)0x00020000) /*!<Bit 0 */
4904 #define TSC_CR_SSD_1 ((uint32_t)0x00040000) /*!<Bit 1 */
4905 #define TSC_CR_SSD_2 ((uint32_t)0x00080000) /*!<Bit 2 */
4906 #define TSC_CR_SSD_3 ((uint32_t)0x00100000) /*!<Bit 3 */
4907 #define TSC_CR_SSD_4 ((uint32_t)0x00200000) /*!<Bit 4 */
4908 #define TSC_CR_SSD_5 ((uint32_t)0x00400000) /*!<Bit 5 */
4909 #define TSC_CR_SSD_6 ((uint32_t)0x00800000) /*!<Bit 6 */
4910
4911 #define TSC_CR_CTPL ((uint32_t)0x0F000000) /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
4912 #define TSC_CR_CTPL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4913 #define TSC_CR_CTPL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4914 #define TSC_CR_CTPL_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4915 #define TSC_CR_CTPL_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4916
4917 #define TSC_CR_CTPH ((uint32_t)0xF0000000) /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
4918 #define TSC_CR_CTPH_0 ((uint32_t)0x10000000) /*!<Bit 0 */
4919 #define TSC_CR_CTPH_1 ((uint32_t)0x20000000) /*!<Bit 1 */
4920 #define TSC_CR_CTPH_2 ((uint32_t)0x40000000) /*!<Bit 2 */
4921 #define TSC_CR_CTPH_3 ((uint32_t)0x80000000) /*!<Bit 3 */
4922
4923 /******************* Bit definition for TSC_IER register ********************/
4924 #define TSC_IER_EOAIE ((uint32_t)0x00000001) /*!<End of acquisition interrupt enable */
4925 #define TSC_IER_MCEIE ((uint32_t)0x00000002) /*!<Max count error interrupt enable */
4926
4927 /******************* Bit definition for TSC_ICR register ********************/
4928 #define TSC_ICR_EOAIC ((uint32_t)0x00000001) /*!<End of acquisition interrupt clear */
4929 #define TSC_ICR_MCEIC ((uint32_t)0x00000002) /*!<Max count error interrupt clear */
4930
4931 /******************* Bit definition for TSC_ISR register ********************/
4932 #define TSC_ISR_EOAF ((uint32_t)0x00000001) /*!<End of acquisition flag */
4933 #define TSC_ISR_MCEF ((uint32_t)0x00000002) /*!<Max count error flag */
4934
4935 /******************* Bit definition for TSC_IOHCR register ******************/
4936 #define TSC_IOHCR_G1_IO1 ((uint32_t)0x00000001) /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
4937 #define TSC_IOHCR_G1_IO2 ((uint32_t)0x00000002) /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
4938 #define TSC_IOHCR_G1_IO3 ((uint32_t)0x00000004) /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
4939 #define TSC_IOHCR_G1_IO4 ((uint32_t)0x00000008) /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
4940 #define TSC_IOHCR_G2_IO1 ((uint32_t)0x00000010) /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
4941 #define TSC_IOHCR_G2_IO2 ((uint32_t)0x00000020) /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
4942 #define TSC_IOHCR_G2_IO3 ((uint32_t)0x00000040) /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
4943 #define TSC_IOHCR_G2_IO4 ((uint32_t)0x00000080) /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
4944 #define TSC_IOHCR_G3_IO1 ((uint32_t)0x00000100) /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
4945 #define TSC_IOHCR_G3_IO2 ((uint32_t)0x00000200) /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
4946 #define TSC_IOHCR_G3_IO3 ((uint32_t)0x00000400) /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
4947 #define TSC_IOHCR_G3_IO4 ((uint32_t)0x00000800) /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
4948 #define TSC_IOHCR_G4_IO1 ((uint32_t)0x00001000) /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
4949 #define TSC_IOHCR_G4_IO2 ((uint32_t)0x00002000) /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
4950 #define TSC_IOHCR_G4_IO3 ((uint32_t)0x00004000) /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
4951 #define TSC_IOHCR_G4_IO4 ((uint32_t)0x00008000) /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
4952 #define TSC_IOHCR_G5_IO1 ((uint32_t)0x00010000) /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
4953 #define TSC_IOHCR_G5_IO2 ((uint32_t)0x00020000) /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
4954 #define TSC_IOHCR_G5_IO3 ((uint32_t)0x00040000) /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
4955 #define TSC_IOHCR_G5_IO4 ((uint32_t)0x00080000) /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
4956 #define TSC_IOHCR_G6_IO1 ((uint32_t)0x00100000) /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
4957 #define TSC_IOHCR_G6_IO2 ((uint32_t)0x00200000) /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
4958 #define TSC_IOHCR_G6_IO3 ((uint32_t)0x00400000) /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
4959 #define TSC_IOHCR_G6_IO4 ((uint32_t)0x00800000) /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
4960 #define TSC_IOHCR_G7_IO1 ((uint32_t)0x01000000) /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
4961 #define TSC_IOHCR_G7_IO2 ((uint32_t)0x02000000) /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
4962 #define TSC_IOHCR_G7_IO3 ((uint32_t)0x04000000) /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
4963 #define TSC_IOHCR_G7_IO4 ((uint32_t)0x08000000) /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
4964 #define TSC_IOHCR_G8_IO1 ((uint32_t)0x10000000) /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
4965 #define TSC_IOHCR_G8_IO2 ((uint32_t)0x20000000) /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
4966 #define TSC_IOHCR_G8_IO3 ((uint32_t)0x40000000) /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
4967 #define TSC_IOHCR_G8_IO4 ((uint32_t)0x80000000) /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
4968
4969 /******************* Bit definition for TSC_IOASCR register *****************/
4970 #define TSC_IOASCR_G1_IO1 ((uint32_t)0x00000001) /*!<GROUP1_IO1 analog switch enable */
4971 #define TSC_IOASCR_G1_IO2 ((uint32_t)0x00000002) /*!<GROUP1_IO2 analog switch enable */
4972 #define TSC_IOASCR_G1_IO3 ((uint32_t)0x00000004) /*!<GROUP1_IO3 analog switch enable */
4973 #define TSC_IOASCR_G1_IO4 ((uint32_t)0x00000008) /*!<GROUP1_IO4 analog switch enable */
4974 #define TSC_IOASCR_G2_IO1 ((uint32_t)0x00000010) /*!<GROUP2_IO1 analog switch enable */
4975 #define TSC_IOASCR_G2_IO2 ((uint32_t)0x00000020) /*!<GROUP2_IO2 analog switch enable */
4976 #define TSC_IOASCR_G2_IO3 ((uint32_t)0x00000040) /*!<GROUP2_IO3 analog switch enable */
4977 #define TSC_IOASCR_G2_IO4 ((uint32_t)0x00000080) /*!<GROUP2_IO4 analog switch enable */
4978 #define TSC_IOASCR_G3_IO1 ((uint32_t)0x00000100) /*!<GROUP3_IO1 analog switch enable */
4979 #define TSC_IOASCR_G3_IO2 ((uint32_t)0x00000200) /*!<GROUP3_IO2 analog switch enable */
4980 #define TSC_IOASCR_G3_IO3 ((uint32_t)0x00000400) /*!<GROUP3_IO3 analog switch enable */
4981 #define TSC_IOASCR_G3_IO4 ((uint32_t)0x00000800) /*!<GROUP3_IO4 analog switch enable */
4982 #define TSC_IOASCR_G4_IO1 ((uint32_t)0x00001000) /*!<GROUP4_IO1 analog switch enable */
4983 #define TSC_IOASCR_G4_IO2 ((uint32_t)0x00002000) /*!<GROUP4_IO2 analog switch enable */
4984 #define TSC_IOASCR_G4_IO3 ((uint32_t)0x00004000) /*!<GROUP4_IO3 analog switch enable */
4985 #define TSC_IOASCR_G4_IO4 ((uint32_t)0x00008000) /*!<GROUP4_IO4 analog switch enable */
4986 #define TSC_IOASCR_G5_IO1 ((uint32_t)0x00010000) /*!<GROUP5_IO1 analog switch enable */
4987 #define TSC_IOASCR_G5_IO2 ((uint32_t)0x00020000) /*!<GROUP5_IO2 analog switch enable */
4988 #define TSC_IOASCR_G5_IO3 ((uint32_t)0x00040000) /*!<GROUP5_IO3 analog switch enable */
4989 #define TSC_IOASCR_G5_IO4 ((uint32_t)0x00080000) /*!<GROUP5_IO4 analog switch enable */
4990 #define TSC_IOASCR_G6_IO1 ((uint32_t)0x00100000) /*!<GROUP6_IO1 analog switch enable */
4991 #define TSC_IOASCR_G6_IO2 ((uint32_t)0x00200000) /*!<GROUP6_IO2 analog switch enable */
4992 #define TSC_IOASCR_G6_IO3 ((uint32_t)0x00400000) /*!<GROUP6_IO3 analog switch enable */
4993 #define TSC_IOASCR_G6_IO4 ((uint32_t)0x00800000) /*!<GROUP6_IO4 analog switch enable */
4994 #define TSC_IOASCR_G7_IO1 ((uint32_t)0x01000000) /*!<GROUP7_IO1 analog switch enable */
4995 #define TSC_IOASCR_G7_IO2 ((uint32_t)0x02000000) /*!<GROUP7_IO2 analog switch enable */
4996 #define TSC_IOASCR_G7_IO3 ((uint32_t)0x04000000) /*!<GROUP7_IO3 analog switch enable */
4997 #define TSC_IOASCR_G7_IO4 ((uint32_t)0x08000000) /*!<GROUP7_IO4 analog switch enable */
4998 #define TSC_IOASCR_G8_IO1 ((uint32_t)0x10000000) /*!<GROUP8_IO1 analog switch enable */
4999 #define TSC_IOASCR_G8_IO2 ((uint32_t)0x20000000) /*!<GROUP8_IO2 analog switch enable */
5000 #define TSC_IOASCR_G8_IO3 ((uint32_t)0x40000000) /*!<GROUP8_IO3 analog switch enable */
5001 #define TSC_IOASCR_G8_IO4 ((uint32_t)0x80000000) /*!<GROUP8_IO4 analog switch enable */
5002
5003 /******************* Bit definition for TSC_IOSCR register ******************/
5004 #define TSC_IOSCR_G1_IO1 ((uint32_t)0x00000001) /*!<GROUP1_IO1 sampling mode */
5005 #define TSC_IOSCR_G1_IO2 ((uint32_t)0x00000002) /*!<GROUP1_IO2 sampling mode */
5006 #define TSC_IOSCR_G1_IO3 ((uint32_t)0x00000004) /*!<GROUP1_IO3 sampling mode */
5007 #define TSC_IOSCR_G1_IO4 ((uint32_t)0x00000008) /*!<GROUP1_IO4 sampling mode */
5008 #define TSC_IOSCR_G2_IO1 ((uint32_t)0x00000010) /*!<GROUP2_IO1 sampling mode */
5009 #define TSC_IOSCR_G2_IO2 ((uint32_t)0x00000020) /*!<GROUP2_IO2 sampling mode */
5010 #define TSC_IOSCR_G2_IO3 ((uint32_t)0x00000040) /*!<GROUP2_IO3 sampling mode */
5011 #define TSC_IOSCR_G2_IO4 ((uint32_t)0x00000080) /*!<GROUP2_IO4 sampling mode */
5012 #define TSC_IOSCR_G3_IO1 ((uint32_t)0x00000100) /*!<GROUP3_IO1 sampling mode */
5013 #define TSC_IOSCR_G3_IO2 ((uint32_t)0x00000200) /*!<GROUP3_IO2 sampling mode */
5014 #define TSC_IOSCR_G3_IO3 ((uint32_t)0x00000400) /*!<GROUP3_IO3 sampling mode */
5015 #define TSC_IOSCR_G3_IO4 ((uint32_t)0x00000800) /*!<GROUP3_IO4 sampling mode */
5016 #define TSC_IOSCR_G4_IO1 ((uint32_t)0x00001000) /*!<GROUP4_IO1 sampling mode */
5017 #define TSC_IOSCR_G4_IO2 ((uint32_t)0x00002000) /*!<GROUP4_IO2 sampling mode */
5018 #define TSC_IOSCR_G4_IO3 ((uint32_t)0x00004000) /*!<GROUP4_IO3 sampling mode */
5019 #define TSC_IOSCR_G4_IO4 ((uint32_t)0x00008000) /*!<GROUP4_IO4 sampling mode */
5020 #define TSC_IOSCR_G5_IO1 ((uint32_t)0x00010000) /*!<GROUP5_IO1 sampling mode */
5021 #define TSC_IOSCR_G5_IO2 ((uint32_t)0x00020000) /*!<GROUP5_IO2 sampling mode */
5022 #define TSC_IOSCR_G5_IO3 ((uint32_t)0x00040000) /*!<GROUP5_IO3 sampling mode */
5023 #define TSC_IOSCR_G5_IO4 ((uint32_t)0x00080000) /*!<GROUP5_IO4 sampling mode */
5024 #define TSC_IOSCR_G6_IO1 ((uint32_t)0x00100000) /*!<GROUP6_IO1 sampling mode */
5025 #define TSC_IOSCR_G6_IO2 ((uint32_t)0x00200000) /*!<GROUP6_IO2 sampling mode */
5026 #define TSC_IOSCR_G6_IO3 ((uint32_t)0x00400000) /*!<GROUP6_IO3 sampling mode */
5027 #define TSC_IOSCR_G6_IO4 ((uint32_t)0x00800000) /*!<GROUP6_IO4 sampling mode */
5028 #define TSC_IOSCR_G7_IO1 ((uint32_t)0x01000000) /*!<GROUP7_IO1 sampling mode */
5029 #define TSC_IOSCR_G7_IO2 ((uint32_t)0x02000000) /*!<GROUP7_IO2 sampling mode */
5030 #define TSC_IOSCR_G7_IO3 ((uint32_t)0x04000000) /*!<GROUP7_IO3 sampling mode */
5031 #define TSC_IOSCR_G7_IO4 ((uint32_t)0x08000000) /*!<GROUP7_IO4 sampling mode */
5032 #define TSC_IOSCR_G8_IO1 ((uint32_t)0x10000000) /*!<GROUP8_IO1 sampling mode */
5033 #define TSC_IOSCR_G8_IO2 ((uint32_t)0x20000000) /*!<GROUP8_IO2 sampling mode */
5034 #define TSC_IOSCR_G8_IO3 ((uint32_t)0x40000000) /*!<GROUP8_IO3 sampling mode */
5035 #define TSC_IOSCR_G8_IO4 ((uint32_t)0x80000000) /*!<GROUP8_IO4 sampling mode */
5036
5037 /******************* Bit definition for TSC_IOCCR register ******************/
5038 #define TSC_IOCCR_G1_IO1 ((uint32_t)0x00000001) /*!<GROUP1_IO1 channel mode */
5039 #define TSC_IOCCR_G1_IO2 ((uint32_t)0x00000002) /*!<GROUP1_IO2 channel mode */
5040 #define TSC_IOCCR_G1_IO3 ((uint32_t)0x00000004) /*!<GROUP1_IO3 channel mode */
5041 #define TSC_IOCCR_G1_IO4 ((uint32_t)0x00000008) /*!<GROUP1_IO4 channel mode */
5042 #define TSC_IOCCR_G2_IO1 ((uint32_t)0x00000010) /*!<GROUP2_IO1 channel mode */
5043 #define TSC_IOCCR_G2_IO2 ((uint32_t)0x00000020) /*!<GROUP2_IO2 channel mode */
5044 #define TSC_IOCCR_G2_IO3 ((uint32_t)0x00000040) /*!<GROUP2_IO3 channel mode */
5045 #define TSC_IOCCR_G2_IO4 ((uint32_t)0x00000080) /*!<GROUP2_IO4 channel mode */
5046 #define TSC_IOCCR_G3_IO1 ((uint32_t)0x00000100) /*!<GROUP3_IO1 channel mode */
5047 #define TSC_IOCCR_G3_IO2 ((uint32_t)0x00000200) /*!<GROUP3_IO2 channel mode */
5048 #define TSC_IOCCR_G3_IO3 ((uint32_t)0x00000400) /*!<GROUP3_IO3 channel mode */
5049 #define TSC_IOCCR_G3_IO4 ((uint32_t)0x00000800) /*!<GROUP3_IO4 channel mode */
5050 #define TSC_IOCCR_G4_IO1 ((uint32_t)0x00001000) /*!<GROUP4_IO1 channel mode */
5051 #define TSC_IOCCR_G4_IO2 ((uint32_t)0x00002000) /*!<GROUP4_IO2 channel mode */
5052 #define TSC_IOCCR_G4_IO3 ((uint32_t)0x00004000) /*!<GROUP4_IO3 channel mode */
5053 #define TSC_IOCCR_G4_IO4 ((uint32_t)0x00008000) /*!<GROUP4_IO4 channel mode */
5054 #define TSC_IOCCR_G5_IO1 ((uint32_t)0x00010000) /*!<GROUP5_IO1 channel mode */
5055 #define TSC_IOCCR_G5_IO2 ((uint32_t)0x00020000) /*!<GROUP5_IO2 channel mode */
5056 #define TSC_IOCCR_G5_IO3 ((uint32_t)0x00040000) /*!<GROUP5_IO3 channel mode */
5057 #define TSC_IOCCR_G5_IO4 ((uint32_t)0x00080000) /*!<GROUP5_IO4 channel mode */
5058 #define TSC_IOCCR_G6_IO1 ((uint32_t)0x00100000) /*!<GROUP6_IO1 channel mode */
5059 #define TSC_IOCCR_G6_IO2 ((uint32_t)0x00200000) /*!<GROUP6_IO2 channel mode */
5060 #define TSC_IOCCR_G6_IO3 ((uint32_t)0x00400000) /*!<GROUP6_IO3 channel mode */
5061 #define TSC_IOCCR_G6_IO4 ((uint32_t)0x00800000) /*!<GROUP6_IO4 channel mode */
5062 #define TSC_IOCCR_G7_IO1 ((uint32_t)0x01000000) /*!<GROUP7_IO1 channel mode */
5063 #define TSC_IOCCR_G7_IO2 ((uint32_t)0x02000000) /*!<GROUP7_IO2 channel mode */
5064 #define TSC_IOCCR_G7_IO3 ((uint32_t)0x04000000) /*!<GROUP7_IO3 channel mode */
5065 #define TSC_IOCCR_G7_IO4 ((uint32_t)0x08000000) /*!<GROUP7_IO4 channel mode */
5066 #define TSC_IOCCR_G8_IO1 ((uint32_t)0x10000000) /*!<GROUP8_IO1 channel mode */
5067 #define TSC_IOCCR_G8_IO2 ((uint32_t)0x20000000) /*!<GROUP8_IO2 channel mode */
5068 #define TSC_IOCCR_G8_IO3 ((uint32_t)0x40000000) /*!<GROUP8_IO3 channel mode */
5069 #define TSC_IOCCR_G8_IO4 ((uint32_t)0x80000000) /*!<GROUP8_IO4 channel mode */
5070
5071 /******************* Bit definition for TSC_IOGCSR register *****************/
5072 #define TSC_IOGCSR_G1E ((uint32_t)0x00000001) /*!<Analog IO GROUP1 enable */
5073 #define TSC_IOGCSR_G2E ((uint32_t)0x00000002) /*!<Analog IO GROUP2 enable */
5074 #define TSC_IOGCSR_G3E ((uint32_t)0x00000004) /*!<Analog IO GROUP3 enable */
5075 #define TSC_IOGCSR_G4E ((uint32_t)0x00000008) /*!<Analog IO GROUP4 enable */
5076 #define TSC_IOGCSR_G5E ((uint32_t)0x00000010) /*!<Analog IO GROUP5 enable */
5077 #define TSC_IOGCSR_G6E ((uint32_t)0x00000020) /*!<Analog IO GROUP6 enable */
5078 #define TSC_IOGCSR_G7E ((uint32_t)0x00000040) /*!<Analog IO GROUP7 enable */
5079 #define TSC_IOGCSR_G8E ((uint32_t)0x00000080) /*!<Analog IO GROUP8 enable */
5080 #define TSC_IOGCSR_G1S ((uint32_t)0x00010000) /*!<Analog IO GROUP1 status */
5081 #define TSC_IOGCSR_G2S ((uint32_t)0x00020000) /*!<Analog IO GROUP2 status */
5082 #define TSC_IOGCSR_G3S ((uint32_t)0x00040000) /*!<Analog IO GROUP3 status */
5083 #define TSC_IOGCSR_G4S ((uint32_t)0x00080000) /*!<Analog IO GROUP4 status */
5084 #define TSC_IOGCSR_G5S ((uint32_t)0x00100000) /*!<Analog IO GROUP5 status */
5085 #define TSC_IOGCSR_G6S ((uint32_t)0x00200000) /*!<Analog IO GROUP6 status */
5086 #define TSC_IOGCSR_G7S ((uint32_t)0x00400000) /*!<Analog IO GROUP7 status */
5087 #define TSC_IOGCSR_G8S ((uint32_t)0x00800000) /*!<Analog IO GROUP8 status */
5088
5089 /******************* Bit definition for TSC_IOGXCR register *****************/
5090 #define TSC_IOGXCR_CNT ((uint32_t)0x00003FFF) /*!<CNT[13:0] bits (Counter value) */
5091
5092 /******************************************************************************/
5093 /* */
5094 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
5095 /* */
5096 /******************************************************************************/
5097 /****************** Bit definition for USART_CR1 register *******************/
5098 #define USART_CR1_UE ((uint32_t)0x00000001) /*!< USART Enable */
5099 #define USART_CR1_UESM ((uint32_t)0x00000002) /*!< USART Enable in STOP Mode */
5100 #define USART_CR1_RE ((uint32_t)0x00000004) /*!< Receiver Enable */
5101 #define USART_CR1_TE ((uint32_t)0x00000008) /*!< Transmitter Enable */
5102 #define USART_CR1_IDLEIE ((uint32_t)0x00000010) /*!< IDLE Interrupt Enable */
5103 #define USART_CR1_RXNEIE ((uint32_t)0x00000020) /*!< RXNE Interrupt Enable */
5104 #define USART_CR1_TCIE ((uint32_t)0x00000040) /*!< Transmission Complete Interrupt Enable */
5105 #define USART_CR1_TXEIE ((uint32_t)0x00000080) /*!< TXE Interrupt Enable */
5106 #define USART_CR1_PEIE ((uint32_t)0x00000100) /*!< PE Interrupt Enable */
5107 #define USART_CR1_PS ((uint32_t)0x00000200) /*!< Parity Selection */
5108 #define USART_CR1_PCE ((uint32_t)0x00000400) /*!< Parity Control Enable */
5109 #define USART_CR1_WAKE ((uint32_t)0x00000800) /*!< Receiver Wakeup method */
5110 #define USART_CR1_M0 ((uint32_t)0x00001000) /*!< Word length bit 0 */
5111 #define USART_CR1_MME ((uint32_t)0x00002000) /*!< Mute Mode Enable */
5112 #define USART_CR1_CMIE ((uint32_t)0x00004000) /*!< Character match interrupt enable */
5113 #define USART_CR1_OVER8 ((uint32_t)0x00008000) /*!< Oversampling by 8-bit or 16-bit mode */
5114 #define USART_CR1_DEDT ((uint32_t)0x001F0000) /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
5115 #define USART_CR1_DEDT_0 ((uint32_t)0x00010000) /*!< Bit 0 */
5116 #define USART_CR1_DEDT_1 ((uint32_t)0x00020000) /*!< Bit 1 */
5117 #define USART_CR1_DEDT_2 ((uint32_t)0x00040000) /*!< Bit 2 */
5118 #define USART_CR1_DEDT_3 ((uint32_t)0x00080000) /*!< Bit 3 */
5119 #define USART_CR1_DEDT_4 ((uint32_t)0x00100000) /*!< Bit 4 */
5120 #define USART_CR1_DEAT ((uint32_t)0x03E00000) /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
5121 #define USART_CR1_DEAT_0 ((uint32_t)0x00200000) /*!< Bit 0 */
5122 #define USART_CR1_DEAT_1 ((uint32_t)0x00400000) /*!< Bit 1 */
5123 #define USART_CR1_DEAT_2 ((uint32_t)0x00800000) /*!< Bit 2 */
5124 #define USART_CR1_DEAT_3 ((uint32_t)0x01000000) /*!< Bit 3 */
5125 #define USART_CR1_DEAT_4 ((uint32_t)0x02000000) /*!< Bit 4 */
5126 #define USART_CR1_RTOIE ((uint32_t)0x04000000) /*!< Receive Time Out interrupt enable */
5127 #define USART_CR1_EOBIE ((uint32_t)0x08000000) /*!< End of Block interrupt enable */
5128 #define USART_CR1_M1 ((uint32_t)0x10000000) /*!< Word length bit 1 */
5129 #define USART_CR1_M ((uint32_t)0x10001000) /*!< [M1:M0] Word length */
5130
5131 /****************** Bit definition for USART_CR2 register *******************/
5132 #define USART_CR2_ADDM7 ((uint32_t)0x00000010) /*!< 7-bit or 4-bit Address Detection */
5133 #define USART_CR2_LBDL ((uint32_t)0x00000020) /*!< LIN Break Detection Length */
5134 #define USART_CR2_LBDIE ((uint32_t)0x00000040) /*!< LIN Break Detection Interrupt Enable */
5135 #define USART_CR2_LBCL ((uint32_t)0x00000100) /*!< Last Bit Clock pulse */
5136 #define USART_CR2_CPHA ((uint32_t)0x00000200) /*!< Clock Phase */
5137 #define USART_CR2_CPOL ((uint32_t)0x00000400) /*!< Clock Polarity */
5138 #define USART_CR2_CLKEN ((uint32_t)0x00000800) /*!< Clock Enable */
5139 #define USART_CR2_STOP ((uint32_t)0x00003000) /*!< STOP[1:0] bits (STOP bits) */
5140 #define USART_CR2_STOP_0 ((uint32_t)0x00001000) /*!< Bit 0 */
5141 #define USART_CR2_STOP_1 ((uint32_t)0x00002000) /*!< Bit 1 */
5142 #define USART_CR2_LINEN ((uint32_t)0x00004000) /*!< LIN mode enable */
5143 #define USART_CR2_SWAP ((uint32_t)0x00008000) /*!< SWAP TX/RX pins */
5144 #define USART_CR2_RXINV ((uint32_t)0x00010000) /*!< RX pin active level inversion */
5145 #define USART_CR2_TXINV ((uint32_t)0x00020000) /*!< TX pin active level inversion */
5146 #define USART_CR2_DATAINV ((uint32_t)0x00040000) /*!< Binary data inversion */
5147 #define USART_CR2_MSBFIRST ((uint32_t)0x00080000) /*!< Most Significant Bit First */
5148 #define USART_CR2_ABREN ((uint32_t)0x00100000) /*!< Auto Baud-Rate Enable*/
5149 #define USART_CR2_ABRMODE ((uint32_t)0x00600000) /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
5150 #define USART_CR2_ABRMODE_0 ((uint32_t)0x00200000) /*!< Bit 0 */
5151 #define USART_CR2_ABRMODE_1 ((uint32_t)0x00400000) /*!< Bit 1 */
5152 #define USART_CR2_RTOEN ((uint32_t)0x00800000) /*!< Receiver Time-Out enable */
5153 #define USART_CR2_ADD ((uint32_t)0xFF000000) /*!< Address of the USART node */
5154
5155 /****************** Bit definition for USART_CR3 register *******************/
5156 #define USART_CR3_EIE ((uint32_t)0x00000001) /*!< Error Interrupt Enable */
5157 #define USART_CR3_IREN ((uint32_t)0x00000002) /*!< IrDA mode Enable */
5158 #define USART_CR3_IRLP ((uint32_t)0x00000004) /*!< IrDA Low-Power */
5159 #define USART_CR3_HDSEL ((uint32_t)0x00000008) /*!< Half-Duplex Selection */
5160 #define USART_CR3_NACK ((uint32_t)0x00000010) /*!< SmartCard NACK enable */
5161 #define USART_CR3_SCEN ((uint32_t)0x00000020) /*!< SmartCard mode enable */
5162 #define USART_CR3_DMAR ((uint32_t)0x00000040) /*!< DMA Enable Receiver */
5163 #define USART_CR3_DMAT ((uint32_t)0x00000080) /*!< DMA Enable Transmitter */
5164 #define USART_CR3_RTSE ((uint32_t)0x00000100) /*!< RTS Enable */
5165 #define USART_CR3_CTSE ((uint32_t)0x00000200) /*!< CTS Enable */
5166 #define USART_CR3_CTSIE ((uint32_t)0x00000400) /*!< CTS Interrupt Enable */
5167 #define USART_CR3_ONEBIT ((uint32_t)0x00000800) /*!< One sample bit method enable */
5168 #define USART_CR3_OVRDIS ((uint32_t)0x00001000) /*!< Overrun Disable */
5169 #define USART_CR3_DDRE ((uint32_t)0x00002000) /*!< DMA Disable on Reception Error */
5170 #define USART_CR3_DEM ((uint32_t)0x00004000) /*!< Driver Enable Mode */
5171 #define USART_CR3_DEP ((uint32_t)0x00008000) /*!< Driver Enable Polarity Selection */
5172 #define USART_CR3_SCARCNT ((uint32_t)0x000E0000) /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
5173 #define USART_CR3_SCARCNT_0 ((uint32_t)0x00020000) /*!< Bit 0 */
5174 #define USART_CR3_SCARCNT_1 ((uint32_t)0x00040000) /*!< Bit 1 */
5175 #define USART_CR3_SCARCNT_2 ((uint32_t)0x00080000) /*!< Bit 2 */
5176 #define USART_CR3_WUS ((uint32_t)0x00300000) /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
5177 #define USART_CR3_WUS_0 ((uint32_t)0x00100000) /*!< Bit 0 */
5178 #define USART_CR3_WUS_1 ((uint32_t)0x00200000) /*!< Bit 1 */
5179 #define USART_CR3_WUFIE ((uint32_t)0x00400000) /*!< Wake Up Interrupt Enable */
5180
5181 /****************** Bit definition for USART_BRR register *******************/
5182 #define USART_BRR_DIV_FRACTION ((uint32_t)0x0000000F) /*!< Fraction of USARTDIV */
5183 #define USART_BRR_DIV_MANTISSA ((uint32_t)0x0000FFF0) /*!< Mantissa of USARTDIV */
5184
5185 /****************** Bit definition for USART_GTPR register ******************/
5186 #define USART_GTPR_PSC ((uint32_t)0x000000FF) /*!< PSC[7:0] bits (Prescaler value) */
5187 #define USART_GTPR_GT ((uint32_t)0x0000FF00) /*!< GT[7:0] bits (Guard time value) */
5188
5189
5190 /******************* Bit definition for USART_RTOR register *****************/
5191 #define USART_RTOR_RTO ((uint32_t)0x00FFFFFF) /*!< Receiver Time Out Value */
5192 #define USART_RTOR_BLEN ((uint32_t)0xFF000000) /*!< Block Length */
5193
5194 /******************* Bit definition for USART_RQR register ******************/
5195 #define USART_RQR_ABRRQ ((uint32_t)0x00000001) /*!< Auto-Baud Rate Request */
5196 #define USART_RQR_SBKRQ ((uint32_t)0x00000002) /*!< Send Break Request */
5197 #define USART_RQR_MMRQ ((uint32_t)0x00000004) /*!< Mute Mode Request */
5198 #define USART_RQR_RXFRQ ((uint32_t)0x00000008) /*!< Receive Data flush Request */
5199 #define USART_RQR_TXFRQ ((uint32_t)0x00000010) /*!< Transmit data flush Request */
5200
5201 /******************* Bit definition for USART_ISR register ******************/
5202 #define USART_ISR_PE ((uint32_t)0x00000001) /*!< Parity Error */
5203 #define USART_ISR_FE ((uint32_t)0x00000002) /*!< Framing Error */
5204 #define USART_ISR_NE ((uint32_t)0x00000004) /*!< Noise detected Flag */
5205 #define USART_ISR_ORE ((uint32_t)0x00000008) /*!< OverRun Error */
5206 #define USART_ISR_IDLE ((uint32_t)0x00000010) /*!< IDLE line detected */
5207 #define USART_ISR_RXNE ((uint32_t)0x00000020) /*!< Read Data Register Not Empty */
5208 #define USART_ISR_TC ((uint32_t)0x00000040) /*!< Transmission Complete */
5209 #define USART_ISR_TXE ((uint32_t)0x00000080) /*!< Transmit Data Register Empty */
5210 #define USART_ISR_LBDF ((uint32_t)0x00000100) /*!< LIN Break Detection Flag */
5211 #define USART_ISR_CTSIF ((uint32_t)0x00000200) /*!< CTS interrupt flag */
5212 #define USART_ISR_CTS ((uint32_t)0x00000400) /*!< CTS flag */
5213 #define USART_ISR_RTOF ((uint32_t)0x00000800) /*!< Receiver Time Out */
5214 #define USART_ISR_EOBF ((uint32_t)0x00001000) /*!< End Of Block Flag */
5215 #define USART_ISR_ABRE ((uint32_t)0x00004000) /*!< Auto-Baud Rate Error */
5216 #define USART_ISR_ABRF ((uint32_t)0x00008000) /*!< Auto-Baud Rate Flag */
5217 #define USART_ISR_BUSY ((uint32_t)0x00010000) /*!< Busy Flag */
5218 #define USART_ISR_CMF ((uint32_t)0x00020000) /*!< Character Match Flag */
5219 #define USART_ISR_SBKF ((uint32_t)0x00040000) /*!< Send Break Flag */
5220 #define USART_ISR_RWU ((uint32_t)0x00080000) /*!< Receive Wake Up from mute mode Flag */
5221 #define USART_ISR_WUF ((uint32_t)0x00100000) /*!< Wake Up from stop mode Flag */
5222 #define USART_ISR_TEACK ((uint32_t)0x00200000) /*!< Transmit Enable Acknowledge Flag */
5223 #define USART_ISR_REACK ((uint32_t)0x00400000) /*!< Receive Enable Acknowledge Flag */
5224
5225 /******************* Bit definition for USART_ICR register ******************/
5226 #define USART_ICR_PECF ((uint32_t)0x00000001) /*!< Parity Error Clear Flag */
5227 #define USART_ICR_FECF ((uint32_t)0x00000002) /*!< Framing Error Clear Flag */
5228 #define USART_ICR_NCF ((uint32_t)0x00000004) /*!< Noise detected Clear Flag */
5229 #define USART_ICR_ORECF ((uint32_t)0x00000008) /*!< OverRun Error Clear Flag */
5230 #define USART_ICR_IDLECF ((uint32_t)0x00000010) /*!< IDLE line detected Clear Flag */
5231 #define USART_ICR_TCCF ((uint32_t)0x00000040) /*!< Transmission Complete Clear Flag */
5232 #define USART_ICR_LBDCF ((uint32_t)0x00000100) /*!< LIN Break Detection Clear Flag */
5233 #define USART_ICR_CTSCF ((uint32_t)0x00000200) /*!< CTS Interrupt Clear Flag */
5234 #define USART_ICR_RTOCF ((uint32_t)0x00000800) /*!< Receiver Time Out Clear Flag */
5235 #define USART_ICR_EOBCF ((uint32_t)0x00001000) /*!< End Of Block Clear Flag */
5236 #define USART_ICR_CMCF ((uint32_t)0x00020000) /*!< Character Match Clear Flag */
5237 #define USART_ICR_WUCF ((uint32_t)0x00100000) /*!< Wake Up from stop mode Clear Flag */
5238
5239 /******************* Bit definition for USART_RDR register ******************/
5240 #define USART_RDR_RDR ((uint16_t)0x01FF) /*!< RDR[8:0] bits (Receive Data value) */
5241
5242 /******************* Bit definition for USART_TDR register ******************/
5243 #define USART_TDR_TDR ((uint16_t)0x01FF) /*!< TDR[8:0] bits (Transmit Data value) */
5244
5245 /******************************************************************************/
5246 /* */
5247 /* Window WATCHDOG (WWDG) */
5248 /* */
5249 /******************************************************************************/
5250 /******************* Bit definition for WWDG_CR register ********************/
5251 #define WWDG_CR_T ((uint32_t)0x7F) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
5252 #define WWDG_CR_T0 ((uint32_t)0x01) /*!<Bit 0 */
5253 #define WWDG_CR_T1 ((uint32_t)0x02) /*!<Bit 1 */
5254 #define WWDG_CR_T2 ((uint32_t)0x04) /*!<Bit 2 */
5255 #define WWDG_CR_T3 ((uint32_t)0x08) /*!<Bit 3 */
5256 #define WWDG_CR_T4 ((uint32_t)0x10) /*!<Bit 4 */
5257 #define WWDG_CR_T5 ((uint32_t)0x20) /*!<Bit 5 */
5258 #define WWDG_CR_T6 ((uint32_t)0x40) /*!<Bit 6 */
5259
5260 #define WWDG_CR_WDGA ((uint32_t)0x80) /*!<Activation bit */
5261
5262 /******************* Bit definition for WWDG_CFR register *******************/
5263 #define WWDG_CFR_W ((uint32_t)0x007F) /*!<W[6:0] bits (7-bit window value) */
5264 #define WWDG_CFR_W0 ((uint32_t)0x0001) /*!<Bit 0 */
5265 #define WWDG_CFR_W1 ((uint32_t)0x0002) /*!<Bit 1 */
5266 #define WWDG_CFR_W2 ((uint32_t)0x0004) /*!<Bit 2 */
5267 #define WWDG_CFR_W3 ((uint32_t)0x0008) /*!<Bit 3 */
5268 #define WWDG_CFR_W4 ((uint32_t)0x0010) /*!<Bit 4 */
5269 #define WWDG_CFR_W5 ((uint32_t)0x0020) /*!<Bit 5 */
5270 #define WWDG_CFR_W6 ((uint32_t)0x0040) /*!<Bit 6 */
5271
5272 #define WWDG_CFR_WDGTB ((uint32_t)0x0180) /*!<WDGTB[1:0] bits (Timer Base) */
5273 #define WWDG_CFR_WDGTB0 ((uint32_t)0x0080) /*!<Bit 0 */
5274 #define WWDG_CFR_WDGTB1 ((uint32_t)0x0100) /*!<Bit 1 */
5275
5276 #define WWDG_CFR_EWI ((uint32_t)0x0200) /*!<Early Wakeup Interrupt */
5277
5278 /******************* Bit definition for WWDG_SR register ********************/
5279 #define WWDG_SR_EWIF ((uint32_t)0x01) /*!<Early Wakeup Interrupt Flag */
5280
5281 /**
5282 * @}
5283 */
5284
5285 /**
5286 * @}
5287 */
5288
5289
5290 /** @addtogroup Exported_macro
5291 * @{
5292 */
5293
5294 /****************************** ADC Instances *********************************/
5295 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
5296
5297 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC)
5298
5299 /******************************* CAN Instances ********************************/
5300 #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN)
5301
5302 /****************************** COMP Instances *********************************/
5303 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
5304 ((INSTANCE) == COMP2))
5305
5306 #define IS_COMP_DAC1SWITCH_INSTANCE(INSTANCE) ((INSTANCE) == COMP1)
5307
5308 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
5309
5310 /****************************** CEC Instances *********************************/
5311 #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC)
5312
5313 /****************************** CRC Instances *********************************/
5314 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
5315
5316 /******************************* DAC Instances ********************************/
5317 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
5318
5319 /******************************* DMA Instances ******************************/
5320 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
5321 ((INSTANCE) == DMA1_Channel2) || \
5322 ((INSTANCE) == DMA1_Channel3) || \
5323 ((INSTANCE) == DMA1_Channel4) || \
5324 ((INSTANCE) == DMA1_Channel5) || \
5325 ((INSTANCE) == DMA1_Channel6) || \
5326 ((INSTANCE) == DMA1_Channel7) || \
5327 ((INSTANCE) == DMA2_Channel1) || \
5328 ((INSTANCE) == DMA2_Channel2) || \
5329 ((INSTANCE) == DMA2_Channel3) || \
5330 ((INSTANCE) == DMA2_Channel4) || \
5331 ((INSTANCE) == DMA2_Channel5))
5332
5333 /****************************** GPIO Instances ********************************/
5334 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
5335 ((INSTANCE) == GPIOB) || \
5336 ((INSTANCE) == GPIOC) || \
5337 ((INSTANCE) == GPIOD) || \
5338 ((INSTANCE) == GPIOE) || \
5339 ((INSTANCE) == GPIOF))
5340
5341 #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
5342 ((INSTANCE) == GPIOB) || \
5343 ((INSTANCE) == GPIOC) || \
5344 ((INSTANCE) == GPIOD) || \
5345 ((INSTANCE) == GPIOE) || \
5346 ((INSTANCE) == GPIOF))
5347
5348 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
5349 ((INSTANCE) == GPIOB))
5350
5351 /****************************** I2C Instances *********************************/
5352 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
5353 ((INSTANCE) == I2C2))
5354
5355 /****************************** I2S Instances *********************************/
5356 #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
5357 ((INSTANCE) == SPI2))
5358
5359 /****************************** IWDG Instances ********************************/
5360 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
5361
5362 /****************************** RTC Instances *********************************/
5363 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
5364
5365 /****************************** SMBUS Instances *********************************/
5366 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
5367
5368 /****************************** SPI Instances *********************************/
5369 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
5370 ((INSTANCE) == SPI2))
5371
5372 /****************************** TIM Instances *********************************/
5373 #define IS_TIM_INSTANCE(INSTANCE)\
5374 (((INSTANCE) == TIM1) || \
5375 ((INSTANCE) == TIM2) || \
5376 ((INSTANCE) == TIM3) || \
5377 ((INSTANCE) == TIM6) || \
5378 ((INSTANCE) == TIM7) || \
5379 ((INSTANCE) == TIM14) || \
5380 ((INSTANCE) == TIM15) || \
5381 ((INSTANCE) == TIM16) || \
5382 ((INSTANCE) == TIM17))
5383
5384 #define IS_TIM_CC1_INSTANCE(INSTANCE)\
5385 (((INSTANCE) == TIM1) || \
5386 ((INSTANCE) == TIM2) || \
5387 ((INSTANCE) == TIM3) || \
5388 ((INSTANCE) == TIM14) || \
5389 ((INSTANCE) == TIM15) || \
5390 ((INSTANCE) == TIM16) || \
5391 ((INSTANCE) == TIM17))
5392
5393 #define IS_TIM_CC2_INSTANCE(INSTANCE)\
5394 (((INSTANCE) == TIM1) || \
5395 ((INSTANCE) == TIM2) || \
5396 ((INSTANCE) == TIM3) || \
5397 ((INSTANCE) == TIM15))
5398
5399 #define IS_TIM_CC3_INSTANCE(INSTANCE)\
5400 (((INSTANCE) == TIM1) || \
5401 ((INSTANCE) == TIM2) || \
5402 ((INSTANCE) == TIM3))
5403
5404 #define IS_TIM_CC4_INSTANCE(INSTANCE)\
5405 (((INSTANCE) == TIM1) || \
5406 ((INSTANCE) == TIM2) || \
5407 ((INSTANCE) == TIM3))
5408
5409 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
5410 (((INSTANCE) == TIM1) || \
5411 ((INSTANCE) == TIM2) || \
5412 ((INSTANCE) == TIM3))
5413
5414 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
5415 (((INSTANCE) == TIM1) || \
5416 ((INSTANCE) == TIM2) || \
5417 ((INSTANCE) == TIM3))
5418
5419 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
5420 (((INSTANCE) == TIM1) || \
5421 ((INSTANCE) == TIM2) || \
5422 ((INSTANCE) == TIM3) || \
5423 ((INSTANCE) == TIM15))
5424
5425 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
5426 (((INSTANCE) == TIM1) || \
5427 ((INSTANCE) == TIM2) || \
5428 ((INSTANCE) == TIM3) || \
5429 ((INSTANCE) == TIM15))
5430
5431 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
5432 (((INSTANCE) == TIM1) || \
5433 ((INSTANCE) == TIM2) || \
5434 ((INSTANCE) == TIM3))
5435
5436 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
5437 (((INSTANCE) == TIM1) || \
5438 ((INSTANCE) == TIM2) || \
5439 ((INSTANCE) == TIM3))
5440
5441 #define IS_TIM_HALL_INTERFACE_INSTANCE(INSTANCE)\
5442 (((INSTANCE) == TIM1))
5443
5444 #define IS_TIM_XOR_INSTANCE(INSTANCE)\
5445 (((INSTANCE) == TIM1) || \
5446 ((INSTANCE) == TIM2) || \
5447 ((INSTANCE) == TIM3))
5448
5449 #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
5450 (((INSTANCE) == TIM1) || \
5451 ((INSTANCE) == TIM2) || \
5452 ((INSTANCE) == TIM3) || \
5453 ((INSTANCE) == TIM6) || \
5454 ((INSTANCE) == TIM7) || \
5455 ((INSTANCE) == TIM15))
5456
5457 #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
5458 (((INSTANCE) == TIM1) || \
5459 ((INSTANCE) == TIM2) || \
5460 ((INSTANCE) == TIM3) || \
5461 ((INSTANCE) == TIM15))
5462
5463 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)\
5464 ((INSTANCE) == TIM2)
5465
5466 #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
5467 (((INSTANCE) == TIM1) || \
5468 ((INSTANCE) == TIM2) || \
5469 ((INSTANCE) == TIM3) || \
5470 ((INSTANCE) == TIM15) || \
5471 ((INSTANCE) == TIM16) || \
5472 ((INSTANCE) == TIM17))
5473
5474 #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
5475 (((INSTANCE) == TIM1) || \
5476 ((INSTANCE) == TIM15) || \
5477 ((INSTANCE) == TIM16) || \
5478 ((INSTANCE) == TIM17))
5479
5480 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
5481 ((((INSTANCE) == TIM1) && \
5482 (((CHANNEL) == TIM_CHANNEL_1) || \
5483 ((CHANNEL) == TIM_CHANNEL_2) || \
5484 ((CHANNEL) == TIM_CHANNEL_3) || \
5485 ((CHANNEL) == TIM_CHANNEL_4))) \
5486 || \
5487 (((INSTANCE) == TIM2) && \
5488 (((CHANNEL) == TIM_CHANNEL_1) || \
5489 ((CHANNEL) == TIM_CHANNEL_2) || \
5490 ((CHANNEL) == TIM_CHANNEL_3) || \
5491 ((CHANNEL) == TIM_CHANNEL_4))) \
5492 || \
5493 (((INSTANCE) == TIM3) && \
5494 (((CHANNEL) == TIM_CHANNEL_1) || \
5495 ((CHANNEL) == TIM_CHANNEL_2) || \
5496 ((CHANNEL) == TIM_CHANNEL_3) || \
5497 ((CHANNEL) == TIM_CHANNEL_4))) \
5498 || \
5499 (((INSTANCE) == TIM14) && \
5500 (((CHANNEL) == TIM_CHANNEL_1))) \
5501 || \
5502 (((INSTANCE) == TIM15) && \
5503 (((CHANNEL) == TIM_CHANNEL_1) || \
5504 ((CHANNEL) == TIM_CHANNEL_2))) \
5505 || \
5506 (((INSTANCE) == TIM16) && \
5507 (((CHANNEL) == TIM_CHANNEL_1))) \
5508 || \
5509 (((INSTANCE) == TIM17) && \
5510 (((CHANNEL) == TIM_CHANNEL_1))))
5511
5512 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
5513 ((((INSTANCE) == TIM1) && \
5514 (((CHANNEL) == TIM_CHANNEL_1) || \
5515 ((CHANNEL) == TIM_CHANNEL_2) || \
5516 ((CHANNEL) == TIM_CHANNEL_3))) \
5517 || \
5518 (((INSTANCE) == TIM15) && \
5519 ((CHANNEL) == TIM_CHANNEL_1)) \
5520 || \
5521 (((INSTANCE) == TIM16) && \
5522 ((CHANNEL) == TIM_CHANNEL_1)) \
5523 || \
5524 (((INSTANCE) == TIM17) && \
5525 ((CHANNEL) == TIM_CHANNEL_1)))
5526
5527 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
5528 (((INSTANCE) == TIM1) || \
5529 ((INSTANCE) == TIM2) || \
5530 ((INSTANCE) == TIM3))
5531
5532 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
5533 (((INSTANCE) == TIM1) || \
5534 ((INSTANCE) == TIM15) || \
5535 ((INSTANCE) == TIM16) || \
5536 ((INSTANCE) == TIM17))
5537
5538 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
5539 (((INSTANCE) == TIM1) || \
5540 ((INSTANCE) == TIM2) || \
5541 ((INSTANCE) == TIM3) || \
5542 ((INSTANCE) == TIM14) || \
5543 ((INSTANCE) == TIM15) || \
5544 ((INSTANCE) == TIM16) || \
5545 ((INSTANCE) == TIM17))
5546
5547 #define IS_TIM_DMA_INSTANCE(INSTANCE)\
5548 (((INSTANCE) == TIM1) || \
5549 ((INSTANCE) == TIM2) || \
5550 ((INSTANCE) == TIM3) || \
5551 ((INSTANCE) == TIM6) || \
5552 ((INSTANCE) == TIM7) || \
5553 ((INSTANCE) == TIM15) || \
5554 ((INSTANCE) == TIM16) || \
5555 ((INSTANCE) == TIM17))
5556
5557 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
5558 (((INSTANCE) == TIM1) || \
5559 ((INSTANCE) == TIM2) || \
5560 ((INSTANCE) == TIM3) || \
5561 ((INSTANCE) == TIM15) || \
5562 ((INSTANCE) == TIM16) || \
5563 ((INSTANCE) == TIM17))
5564
5565 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\
5566 (((INSTANCE) == TIM1) || \
5567 ((INSTANCE) == TIM15) || \
5568 ((INSTANCE) == TIM16) || \
5569 ((INSTANCE) == TIM17))
5570
5571 #define IS_TIM_REMAP_INSTANCE(INSTANCE)\
5572 ((INSTANCE) == TIM14)
5573
5574 /****************************** TSC Instances *********************************/
5575 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
5576
5577 /*********************** UART Instances : IRDA mode ***************************/
5578 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5579 ((INSTANCE) == USART2) || \
5580 ((INSTANCE) == USART3))
5581
5582 /********************* UART Instances : Smard card mode ***********************/
5583 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5584 ((INSTANCE) == USART2) || \
5585 ((INSTANCE) == USART3))
5586
5587 /******************** USART Instances : Synchronous mode **********************/
5588 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5589 ((INSTANCE) == USART2) || \
5590 ((INSTANCE) == USART3) || \
5591 ((INSTANCE) == USART4) || \
5592 ((INSTANCE) == USART5) || \
5593 ((INSTANCE) == USART6) || \
5594 ((INSTANCE) == USART7) || \
5595 ((INSTANCE) == USART8))
5596
5597 /******************** USART Instances : auto Baud rate detection **************/
5598 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5599 ((INSTANCE) == USART2) || \
5600 ((INSTANCE) == USART3))
5601
5602 /******************** UART Instances : Asynchronous mode **********************/
5603 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5604 ((INSTANCE) == USART2) || \
5605 ((INSTANCE) == USART3) || \
5606 ((INSTANCE) == USART4) || \
5607 ((INSTANCE) == USART5) || \
5608 ((INSTANCE) == USART6) || \
5609 ((INSTANCE) == USART7) || \
5610 ((INSTANCE) == USART8))
5611
5612 /******************** UART Instances : Half-Duplex mode **********************/
5613 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5614 ((INSTANCE) == USART2) || \
5615 ((INSTANCE) == USART3) || \
5616 ((INSTANCE) == USART4) || \
5617 ((INSTANCE) == USART5) || \
5618 ((INSTANCE) == USART6) || \
5619 ((INSTANCE) == USART7) || \
5620 ((INSTANCE) == USART8))
5621
5622 /****************** UART Instances : Hardware Flow control ********************/
5623 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5624 ((INSTANCE) == USART2) || \
5625 ((INSTANCE) == USART3) || \
5626 ((INSTANCE) == USART4) || \
5627 ((INSTANCE) == USART5) || \
5628 ((INSTANCE) == USART6) || \
5629 ((INSTANCE) == USART7) || \
5630 ((INSTANCE) == USART8))
5631
5632 /****************** UART Instances : LIN mode ********************/
5633 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5634 ((INSTANCE) == USART2) || \
5635 ((INSTANCE) == USART3))
5636
5637 /****************** UART Instances : wakeup from stop mode ********************/
5638 #define IS_UART_WAKEUP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5639 ((INSTANCE) == USART2) || \
5640 ((INSTANCE) == USART3))
5641
5642 /****************** UART Instances : Auto Baud Rate detection ********************/
5643 #define IS_UART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5644 ((INSTANCE) == USART2) || \
5645 ((INSTANCE) == USART3))
5646
5647 /****************** UART Instances : Driver enable detection ********************/
5648 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
5649 ((INSTANCE) == USART2) || \
5650 ((INSTANCE) == USART3) || \
5651 ((INSTANCE) == USART4) || \
5652 ((INSTANCE) == USART5) || \
5653 ((INSTANCE) == USART6) || \
5654 ((INSTANCE) == USART7) || \
5655 ((INSTANCE) == USART8))
5656
5657 /****************************** WWDG Instances ********************************/
5658 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
5659
5660 /**
5661 * @}
5662 */
5663
5664 /******************************************************************************/
5665 /* For a painless codes migration between the STM32F3xx device product */
5666 /* lines, the aliases defined below are put in place to overcome the */
5667 /* differences in the interrupt handlers and IRQn definitions. */
5668 /* No need to update developed interrupt code when moving across */
5669 /* product lines within the same STM32L0 Family */
5670 /******************************************************************************/
5671
5672 /* Aliases for __IRQn */
5673 #define PVD_IRQn PVD_VDDIO2_IRQn
5674 #define VDDIO2_IRQn PVD_VDDIO2_IRQn
5675 #define RCC_IRQn RCC_CRS_IRQn
5676 #define DMA1_Channel1_IRQn DMA1_Ch1_IRQn
5677 #define DMA1_Channel2_3_IRQn DMA1_Ch2_3_DMA2_Ch1_2_IRQn
5678 #define DMA1_Channel4_5_IRQn DMA1_Ch4_7_DMA2_Ch3_5_IRQn
5679 #define DMA1_Channel4_5_6_7_IRQn DMA1_Ch4_7_DMA2_Ch3_5_IRQn
5680 #define ADC1_IRQn ADC1_COMP_IRQn
5681 #define TIM6_IRQn TIM6_DAC_IRQn
5682 #define USART3_4_IRQn USART3_8_IRQn
5683
5684 /* Aliases for __IRQHandler */
5685 #define PVD_IRQHandler PVD_VDDIO2_IRQHandler
5686 #define VDDIO2_IRQHandler PVD_VDDIO2_IRQHandler
5687 #define RCC_IRQHandler RCC_CRS_IRQHandler
5688 #define DMA1_Channel1_IRQHandler DMA1_Ch1_IRQHandler
5689 #define DMA1_Channel2_3_IRQHandler DMA1_Ch2_3_DMA2_Ch1_2_IRQHandler
5690 #define DMA1_Channel4_5_IRQHandler DMA1_Ch4_7_DMA2_Ch3_5_IRQHandler
5691 #define DMA1_Channel4_5_6_7_IRQHandler DMA1_Ch4_7_DMA2_Ch3_5_IRQHandler
5692 #define ADC1_IRQHandler ADC1_COMP_IRQHandler
5693 #define TIM6_IRQHandler TIM6_DAC_IRQHandler
5694 #define USART3_4_IRQHandler USART3_8_IRQHandler
5695
5696 #ifdef __cplusplus
5697 }
5698 #endif /* __cplusplus */
5699
5700 #endif /* __STM32F091xC_H */
5701
5702 /**
5703 * @}
5704 */
5705
5706 /**
5707 * @}
5708 */
5709
5710 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
Imprint / Impressum